pxa2x0_intr.h revision 1.1 1 1.1 bsh /* $NetBSD: pxa2x0_intr.h,v 1.1 2002/10/19 19:31:39 bsh Exp $ */
2 1.1 bsh
3 1.1 bsh /* Derived from i80321_intr.h */
4 1.1 bsh
5 1.1 bsh /*
6 1.1 bsh * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
7 1.1 bsh * All rights reserved.
8 1.1 bsh *
9 1.1 bsh * Written by Jason R. Thorpe for Wasabi Systems, Inc.
10 1.1 bsh *
11 1.1 bsh * Redistribution and use in source and binary forms, with or without
12 1.1 bsh * modification, are permitted provided that the following conditions
13 1.1 bsh * are met:
14 1.1 bsh * 1. Redistributions of source code must retain the above copyright
15 1.1 bsh * notice, this list of conditions and the following disclaimer.
16 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 bsh * notice, this list of conditions and the following disclaimer in the
18 1.1 bsh * documentation and/or other materials provided with the distribution.
19 1.1 bsh * 3. All advertising materials mentioning features or use of this software
20 1.1 bsh * must display the following acknowledgement:
21 1.1 bsh * This product includes software developed for the NetBSD Project by
22 1.1 bsh * Wasabi Systems, Inc.
23 1.1 bsh * 4. The name of Wasabi Systems, Inc. may not be used to endorse
24 1.1 bsh * or promote products derived from this software without specific prior
25 1.1 bsh * written permission.
26 1.1 bsh *
27 1.1 bsh * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
28 1.1 bsh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 bsh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 bsh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
31 1.1 bsh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 bsh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 bsh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 bsh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 bsh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 bsh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 bsh * POSSIBILITY OF SUCH DAMAGE.
38 1.1 bsh */
39 1.1 bsh
40 1.1 bsh #ifndef _PXA2X0_INTR_H_
41 1.1 bsh #define _PXA2X0_INTR_H_
42 1.1 bsh
43 1.1 bsh #include <arm/cpu.h>
44 1.1 bsh #include <arm/armreg.h>
45 1.1 bsh #include <arm/cpufunc.h>
46 1.1 bsh #include <machine/atomic.h>
47 1.1 bsh #include <machine/intr.h>
48 1.1 bsh #include <arm/softintr.h>
49 1.1 bsh
50 1.1 bsh #include <arm/xscale/pxa2x0reg.h>
51 1.1 bsh
52 1.1 bsh vaddr_t pxaic_base; /* Shared with pxa2x0_irq.S */
53 1.1 bsh #define read_icu(offset) (*(volatile uint32_t *)(pxaic_base+(offset)))
54 1.1 bsh #define write_icu(offset,value) \
55 1.1 bsh (*(volatile uint32_t *)(pxaic_base+(offset))=(value))
56 1.1 bsh
57 1.1 bsh extern __volatile int current_spl_level;
58 1.1 bsh extern __volatile int intr_mask;
59 1.1 bsh extern __volatile int softint_pending;
60 1.1 bsh extern int pxa2x0_imask[];
61 1.1 bsh void pxa2x0_do_pending(void);
62 1.1 bsh
63 1.1 bsh /*
64 1.1 bsh * Cotulla's integrated ICU doesn't have IRQ0..7, so
65 1.1 bsh * we map software interrupts to bit 0..3
66 1.1 bsh */
67 1.1 bsh #define SI_TO_IRQBIT(si) (1U<<(si))
68 1.1 bsh
69 1.1 bsh
70 1.1 bsh static __inline void
71 1.1 bsh pxa2x0_setipl(int new)
72 1.1 bsh {
73 1.1 bsh current_spl_level = new;
74 1.1 bsh intr_mask = pxa2x0_imask[current_spl_level];
75 1.1 bsh write_icu( SAIPIC_MR, intr_mask );
76 1.1 bsh }
77 1.1 bsh
78 1.1 bsh
79 1.1 bsh static __inline void
80 1.1 bsh pxa2x0_splx(int new)
81 1.1 bsh {
82 1.1 bsh int psw;
83 1.1 bsh
84 1.1 bsh psw = disable_interrupts(I32_bit);
85 1.1 bsh pxa2x0_setipl(new);
86 1.1 bsh restore_interrupts(psw);
87 1.1 bsh
88 1.1 bsh /* If there are software interrupts to process, do it. */
89 1.1 bsh if (softint_pending & intr_mask)
90 1.1 bsh pxa2x0_do_pending();
91 1.1 bsh }
92 1.1 bsh
93 1.1 bsh
94 1.1 bsh static __inline int
95 1.1 bsh pxa2x0_splraise(int ipl)
96 1.1 bsh {
97 1.1 bsh int old, psw;
98 1.1 bsh
99 1.1 bsh old = current_spl_level;
100 1.1 bsh if( ipl > current_spl_level ){
101 1.1 bsh psw = disable_interrupts(I32_bit);
102 1.1 bsh pxa2x0_setipl(ipl);
103 1.1 bsh restore_interrupts(psw);
104 1.1 bsh }
105 1.1 bsh
106 1.1 bsh return (old);
107 1.1 bsh }
108 1.1 bsh
109 1.1 bsh static __inline int
110 1.1 bsh pxa2x0_spllower(int ipl)
111 1.1 bsh {
112 1.1 bsh int old = current_spl_level;
113 1.1 bsh int psw = disable_interrupts(I32_bit);
114 1.1 bsh pxa2x0_splx(ipl);
115 1.1 bsh restore_interrupts(psw);
116 1.1 bsh return(old);
117 1.1 bsh }
118 1.1 bsh
119 1.1 bsh static __inline void
120 1.1 bsh pxa2x0_setsoftintr(int si)
121 1.1 bsh {
122 1.1 bsh atomic_set_bit( (u_int *)&softint_pending, SI_TO_IRQBIT(si) );
123 1.1 bsh
124 1.1 bsh /* Process unmasked pending soft interrupts. */
125 1.1 bsh if ( softint_pending & intr_mask )
126 1.1 bsh pxa2x0_do_pending();
127 1.1 bsh }
128 1.1 bsh
129 1.1 bsh
130 1.1 bsh /*
131 1.1 bsh * An useful function for interrupt handlers.
132 1.1 bsh * XXX: This shouldn't be here.
133 1.1 bsh */
134 1.1 bsh static __inline int
135 1.1 bsh find_first_bit( uint32_t bits )
136 1.1 bsh {
137 1.1 bsh int count;
138 1.1 bsh
139 1.1 bsh /* since CLZ is available only on ARMv5, this isn't portable
140 1.1 bsh * to all ARM CPUs. This file is for PXA2[15]0 processor.
141 1.1 bsh */
142 1.1 bsh asm( "clz %0, %1" : "=r" (count) : "r" (bits) );
143 1.1 bsh return 31-count;
144 1.1 bsh }
145 1.1 bsh
146 1.1 bsh
147 1.1 bsh int _splraise(int);
148 1.1 bsh int _spllower(int);
149 1.1 bsh void splx(int);
150 1.1 bsh void _setsoftintr(int);
151 1.1 bsh
152 1.1 bsh #if !defined(EVBARM_SPL_NOINLINE)
153 1.1 bsh
154 1.1 bsh #define splx(new) pxa2x0_splx(new)
155 1.1 bsh #define _spllower(ipl) pxa2x0_spllower(ipl)
156 1.1 bsh #define _splraise(ipl) pxa2x0_splraise(ipl)
157 1.1 bsh #define _setsoftintr(si) pxa2x0_setsoftintr(si)
158 1.1 bsh
159 1.1 bsh #endif /* !EVBARM_SPL_NOINTR */
160 1.1 bsh
161 1.1 bsh #endif _PXA2X0_INTR_H_
162