Home | History | Annotate | Line # | Download | only in xscale
pxa2x0_intr.h revision 1.10.22.3
      1 /*	$NetBSD: pxa2x0_intr.h,v 1.10.22.3 2008/01/09 01:45:28 matt Exp $ */
      2 
      3 /* Derived from i80321_intr.h */
      4 
      5 /*
      6  * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
      7  * All rights reserved.
      8  *
      9  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed for the NetBSD Project by
     22  *	Wasabi Systems, Inc.
     23  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     24  *    or promote products derived from this software without specific prior
     25  *    written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     28  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 #ifndef _PXA2X0_INTR_H_
     41 #define _PXA2X0_INTR_H_
     42 
     43 #define	ARM_IRQ_HANDLER	_C_LABEL(pxa2x0_irq_handler)
     44 
     45 #ifndef _LOCORE
     46 
     47 #include <arm/cpu.h>
     48 #include <arm/armreg.h>
     49 #include <arm/cpufunc.h>
     50 #include <machine/atomic.h>
     51 #include <machine/intr.h>
     52 #include <arm/softintr.h>
     53 
     54 #include <arm/xscale/pxa2x0reg.h>
     55 
     56 vaddr_t pxaic_base;		/* Shared with pxa2x0_irq.S */
     57 #define read_icu(offset) (*(volatile uint32_t *)(pxaic_base + (offset)))
     58 #define write_icu(offset,value) \
     59  (*(volatile uint32_t *)(pxaic_base + (offset)) = (value))
     60 
     61 extern volatile int intr_mask;
     62 extern int pxa2x0_imask[];
     63 
     64 #ifdef __PROG32
     65 
     66 /*
     67  * Cotulla's integrated ICU doesn't have IRQ0..7, so
     68  * we map software interrupts to bit 0..3
     69  */
     70 #define SI_TO_IRQBIT(si)  (1U<<(si))
     71 extern volatile int softint_pending;
     72 void pxa2x0_do_pending(void);
     73 
     74 static inline void
     75 pxa2x0_setipl(int new)
     76 {
     77 	set_curcpl(new);
     78 	intr_mask = pxa2x0_imask[new];
     79 	write_icu(SAIPIC_MR, intr_mask);
     80 }
     81 
     82 
     83 static inline void
     84 pxa2x0_splx(int new)
     85 {
     86 	int psw;
     87 
     88 	psw = disable_interrupts(I32_bit);
     89 	pxa2x0_setipl(new);
     90 	restore_interrupts(psw);
     91 
     92 #ifdef __HAVE_FAST_SOFTINTS
     93 	/* If there are software interrupts to process, do it. */
     94 	if (softint_pending & intr_mask)
     95 		pxa2x0_do_pending();
     96 #endif
     97 }
     98 
     99 
    100 static inline int
    101 pxa2x0_splraise(int ipl)
    102 {
    103 	int old, psw;
    104 
    105 	old = curcpl();
    106 	if (ipl > old) {
    107 		psw = disable_interrupts(I32_bit);
    108 		pxa2x0_setipl(ipl);
    109 		restore_interrupts(psw);
    110 	}
    111 
    112 	return old;
    113 }
    114 
    115 static inline int
    116 pxa2x0_spllower(int ipl)
    117 {
    118 	int old = curcpl();
    119 	int psw = disable_interrupts(I32_bit);
    120 
    121 	pxa2x0_splx(ipl);
    122 	restore_interrupts(psw);
    123 	return old;
    124 }
    125 
    126 #ifdef __HAVE_FAST_SOFTINTS
    127 static inline void
    128 pxa2x0_setsoftintr(int si)
    129 {
    130 
    131 	atomic_set_bit((u_int *)__UNVOLATILE(&softint_pending),
    132 	    SI_TO_IRQBIT(si));
    133 
    134 	/* Process unmasked pending soft interrupts. */
    135 	if (softint_pending & intr_mask)
    136 		pxa2x0_do_pending();
    137 }
    138 #endif
    139 
    140 
    141 /*
    142  * An useful function for interrupt handlers.
    143  * XXX: This shouldn't be here.
    144  */
    145 static inline int
    146 find_first_bit(uint32_t bits)
    147 {
    148 	/*
    149 	 * Since CLZ is available only on ARMv5, this isn't portable
    150 	 * to all ARM CPUs.  This file is for PXA2[15]0 processor.
    151 	 */
    152 	return 31 - __builtin_clz(bits);
    153 }
    154 
    155 #endif /* __PROG32 */
    156 
    157 int	_splraise(int);
    158 int	_spllower(int);
    159 void	splx(int);
    160 void	_setsoftintr(int);
    161 
    162 #if !defined(EVBARM_SPL_NOINLINE)
    163 
    164 #define splx(new)		pxa2x0_splx(new)
    165 #define	_spllower(ipl)		pxa2x0_spllower(ipl)
    166 #define	_splraise(ipl)		pxa2x0_splraise(ipl)
    167 #define	_setsoftintr(si)	pxa2x0_setsoftintr(si)
    168 
    169 #endif	/* !EVBARM_SPL_NOINTR */
    170 
    171 /*
    172  * This function *MUST* be called very early on in a port's
    173  * initarm() function, before ANY spl*() functions are called.
    174  *
    175  * The parameter is the virtual address of the PXA2x0's Interrupt
    176  * Controller registers.
    177  */
    178 void pxa2x0_intr_bootstrap(vaddr_t);
    179 
    180 void pxa2x0_irq_handler(void *);
    181 void *pxa2x0_intr_establish(int irqno, int level,
    182 			    int (*func)(void *), void *cookie);
    183 void pxa2x0_intr_disestablish(void *cookie);
    184 void pxa2x0_update_intr_masks(int irqno, int level);
    185 
    186 #endif /* ! _LOCORE */
    187 
    188 #endif /* _PXA2X0_INTR_H_ */
    189