Home | History | Annotate | Line # | Download | only in xscale
pxa2x0reg.h revision 1.13
      1 /* $NetBSD: pxa2x0reg.h,v 1.13 2006/12/17 16:03:33 peter Exp $ */
      2 
      3 /*
      4  * Copyright (c) 2002  Genetec Corporation.  All rights reserved.
      5  * Written by Hiroyuki Bessho for Genetec Corporation.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  * 3. All advertising materials mentioning features or use of this software
     16  *    must display the following acknowledgement:
     17  *	This product includes software developed for the NetBSD Project by
     18  *	Genetec Corporation.
     19  * 4. The name of Genetec Corporation may not be used to endorse or
     20  *    promote products derived from this software without specific prior
     21  *    written permission.
     22  *
     23  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     24  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     25  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     26  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     27  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     33  * POSSIBILITY OF SUCH DAMAGE.
     34  */
     35 
     36 
     37 /*
     38  * Intel PXA2[15]0 processor is XScale based integrated CPU
     39  *
     40  * Reference:
     41  *  Intel(r) PXA250 and PXA210 Application Processors
     42  *   Developer's Manual
     43  *  (278522-001.pdf)
     44  */
     45 #ifndef _ARM_XSCALE_PXA2X0REG_H_
     46 #define _ARM_XSCALE_PXA2X0REG_H_
     47 
     48 /* Borrow some register definitions from sa11x0 */
     49 #include <arm/sa11x0/sa11x0_reg.h>
     50 
     51 #ifndef _LOCORE
     52 #include <sys/types.h>		/* for uint32_t */
     53 #endif
     54 
     55 /*
     56  * Chip select domains
     57  */
     58 #define PXA2X0_CS0_START 0x00000000
     59 #define PXA2X0_CS1_START 0x04000000
     60 #define PXA2X0_CS2_START 0x08000000
     61 #define PXA2X0_CS3_START 0x0c000000
     62 #define PXA2X0_CS4_START 0x10000000
     63 #define PXA2X0_CS5_START 0x14000000
     64 
     65 #define	PXA2X0_PCIC_SOCKET_BASE   0x20000000
     66 #define	PXA2X0_PCIC_SOCKET_OFFSET 0x10000000
     67 #define PXA2X0_PCMCIA_SLOT0       PXA2X0_PCIC_SOCKET_BASE
     68 #define PXA2X0_PCMCIA_SLOT1 \
     69 		(PXA2X0_PCIC_PCMCIA_SLOT0 + PXA2X0_PCIC_SOCKET_OFFSET)
     70 
     71 #define PXA2X0_PERIPH_START 0x40000000
     72 /* #define PXA2X0_MEMCTL_START 0x48000000 */
     73 #define PXA270_PERIPH_END   0x530fffff
     74 #define PXA250_PERIPH_END   0x480fffff
     75 
     76 #define PXA2X0_SDRAM0_START 0xa0000000
     77 #define PXA2X0_SDRAM1_START 0xa4000000
     78 #define PXA2X0_SDRAM2_START 0xa8000000
     79 #define PXA2X0_SDRAM3_START 0xac000000
     80 #define	PXA2X0_SDRAM_BANKS      4
     81 #define	PXA2X0_SDRAM_BANK_SIZE  0x04000000
     82 
     83 /*
     84  * Physical address of integrated peripherals
     85  */
     86 
     87 #define PXA2X0_DMAC_BASE	0x40000000
     88 #define PXA2X0_DMAC_SIZE	0x300
     89 #define PXA2X0_FFUART_BASE	0x40100000 /* Full Function UART */
     90 #define PXA2X0_BTUART_BASE	0x40200000 /* Bluetooth UART */
     91 #define PXA2X0_I2C_BASE		0x40300000 /* I2C Bus Interface Unit */
     92 #define PXA2X0_I2C_SIZE		0x16a4
     93 #define PXA2X0_I2S_BASE 	0x40400000 /* Inter-IC Sound Controller */
     94 #define PXA2X0_I2S_SIZE		0x84
     95 #define PXA2X0_AC97_BASE	0x40500000 /* AC '97 Controller */
     96 #define PXA2X0_AC97_SIZE	0x600
     97 #define PXA2X0_USBDC_BASE 	0x40600000 /* USB Client Contoller */
     98 #define PXA250_USBDC_SIZE 	0xe04
     99 #define PXA270_USBDC_SIZE 	0x460
    100 #define PXA2X0_STUART_BASE	0x40700000 /* Standard UART */
    101 #define PXA2X0_ICP_BASE 	0x40800000
    102 #define PXA2X0_RTC_BASE 	0x40900000
    103 #define PXA2X0_RTC_SIZE 	0x10
    104 #define PXA2X0_OST_BASE 	0x40a00000 /* OS Timer */
    105 #define PXA2X0_OST_SIZE		0x24
    106 #define PXA2X0_PWM0_BASE	0x40b00000
    107 #define PXA2X0_PWM1_BASE	0x40c00000
    108 #define PXA2X0_INTCTL_BASE	0x40d00000 /* Interrupt controller */
    109 #define	PXA2X0_INTCTL_SIZE	0x20
    110 #define PXA2X0_GPIO_BASE	0x40e00000
    111 #define PXA270_GPIO_SIZE  	0x150
    112 #define PXA250_GPIO_SIZE  	0x70
    113 #define PXA2X0_POWMAN_BASE  	0x40f00000 /* Power management */
    114 #define PXA2X0_POWMAN_SIZE	0x1a4      /* incl. PI2C unit */
    115 #define PXA2X0_SSP_BASE 	0x41000000 /* SSP serial port */
    116 #define	PXA2X0_SSP1_BASE	0x41700000 /* PXA270 */
    117 #define	PXA2X0_SSP2_BASE	0x41900000 /* PXA270 */
    118 #define	PXA2X0_SSP_SIZE		0x40
    119 #define PXA2X0_MMC_BASE 	0x41100000 /* MultiMediaCard */
    120 #define PXA2X0_MMC_SIZE		0x50
    121 #define PXA2X0_CLKMAN_BASE  	0x41300000 /* Clock Manager */
    122 #define PXA2X0_CLKMAN_SIZE	12
    123 #define PXA2X0_HWUART_BASE	0x41600000 /* Hardware UART */
    124 #define PXA2X0_LCDC_BASE	0x44000000 /* LCD Controller */
    125 #define PXA2X0_LCDC_SIZE	0x220
    126 #define PXA2X0_MEMCTL_BASE	0x48000000 /* Memory Controller */
    127 #define PXA250_MEMCTL_SIZE	0x48
    128 #define PXA270_MEMCTL_SIZE	0x84
    129 #define PXA2X0_USBHC_BASE	0x4c000000 /* USB Host controller */
    130 #define PXA2X0_USBHC_SIZE	0x70
    131 
    132 /* Internal SRAM storage. PXA27x only */
    133 #define PXA270_SRAM0_START 0x5c000000
    134 #define PXA270_SRAM1_START 0x5c010000
    135 #define PXA270_SRAM2_START 0x5c020000
    136 #define PXA270_SRAM3_START 0x5c030000
    137 #define	PXA270_SRAM_BANKS      4
    138 #define	PXA270_SRAM_BANK_SIZE  0x00010000
    139 
    140 /* width of interrupt controller */
    141 #define ICU_LEN			32   /* but [0..7,15,16] is not used */
    142 #define ICU_INT_HWMASK		0xffffff00
    143 #define PXA250_IRQ_MIN 7	/* 0..6 are not used by integrated
    144 				   peripherals */
    145 #define PXA270_IRQ_MIN 0
    146 
    147 #define	PXA2X0_INT_USBH2	2	/* USB host (all other events) */
    148 #define PXA2X0_INT_USBH1	3	/* USB host (OHCI) */
    149 
    150 #define PXA2X0_INT_HWUART  	7
    151 #define PXA2X0_INT_GPIO0	8
    152 #define PXA2X0_INT_GPIO1	9
    153 #define PXA2X0_INT_GPION	10	/* irq from GPIO[2..80] */
    154 #define PXA2X0_INT_USB  	11
    155 #define PXA2X0_INT_PMU  	12
    156 #define PXA2X0_INT_I2S  	13
    157 #define PXA2X0_INT_AC97  	14
    158 #define PXA2X0_INT_NSSP  	16
    159 #define PXA2X0_INT_LCD  	17
    160 #define PXA2X0_INT_I2C  	18
    161 #define PXA2X0_INT_ICP  	19
    162 #define PXA2X0_INT_STUART  	20
    163 #define PXA2X0_INT_BTUART  	21
    164 #define PXA2X0_INT_FFUART  	22
    165 #define PXA2X0_INT_MMC  	23
    166 #define PXA2X0_INT_SSP  	24
    167 #define PXA2X0_INT_DMA  	25
    168 #define PXA2X0_INT_OST0  	26
    169 #define PXA2X0_INT_OST1  	27
    170 #define PXA2X0_INT_OST2  	28
    171 #define PXA2X0_INT_OST3  	29
    172 #define PXA2X0_INT_RTCHZ  	30
    173 #define PXA2X0_INT_ALARM  	31	/* RTC Alarm interrupt */
    174 
    175 /* DMAC */
    176 #define DMAC_N_CHANNELS	16
    177 #define	DMAC_N_PRIORITIES 3
    178 
    179 #define DMAC_DCSR(n)	((n)*4)
    180 #define  DCSR_BUSERRINTR    (1<<0)	/* bus error interrupt */
    181 #define  DCSR_STARTINR      (1<<1)	/* start interrupt */
    182 #define  DCSR_ENDINTR       (1<<2)	/* end interrupt */
    183 #define  DCSR_STOPSTATE     (1<<3)	/* channel is not running */
    184 #define  DCSR_REQPEND       (1<<8)	/* request pending */
    185 #define  DCSR_STOPIRQEN     (1<<29)     /* stop interrupt enable */
    186 #define  DCSR_NODESCFETCH   (1<<30)	/* no-descriptor fetch mode */
    187 #define  DCSR_RUN  	    (1<<31)
    188 #define DMAC_DINT 	0x00f0		/* DAM interrupt */
    189 #define  DMAC_DINT_MASK	0xffffu
    190 #define DMAC_DRCMR(n)	(0x100+(n)*4)	/* Channel map register */
    191 #define  DRCMR_CHLNUM	0x0f		/* channel number */
    192 #define  DRCMR_MAPVLD	(1<<7)		/* map valid */
    193 #define DMAC_DDADR(n)	(0x0200+(n)*16)
    194 #define  DDADR_STOP	(1<<0)
    195 #define DMAC_DSADR(n)	(0x0204+(n)*16)
    196 #define DMAC_DTADR(n)	(0x0208+(n)*16)
    197 #define DMAC_DCMD(n)	(0x020c+(n)*16)
    198 #define  DCMD_LENGTH_MASK	0x1fff
    199 #define  DCMD_WIDTH_SHIFT  14
    200 #define  DCMD_WIDTH_0	(0<<DCMD_WIDTH_SHIFT)	/* for mem-to-mem transfer*/
    201 #define  DCMD_WIDTH_1	(1<<DCMD_WIDTH_SHIFT)
    202 #define  DCMD_WIDTH_2	(2<<DCMD_WIDTH_SHIFT)
    203 #define  DCMD_WIDTH_4	(3<<DCMD_WIDTH_SHIFT)
    204 #define  DCMD_SIZE_SHIFT  16
    205 #define  DCMD_SIZE_8	(1<<DCMD_SIZE_SHIFT)
    206 #define  DCMD_SIZE_16	(2<<DCMD_SIZE_SHIFT)
    207 #define  DCMD_SIZE_32	(3<<DCMD_SIZE_SHIFT)
    208 #define  DCMD_LITTLE_ENDIEN	(0<<18)
    209 #define	 DCMD_ENDIRQEN	  (1<<21)
    210 #define  DCMD_STARTIRQEN  (1<<22)
    211 #define  DCMD_FLOWTRG     (1<<28)	/* flow control by target */
    212 #define  DCMD_FLOWSRC     (1<<29)	/* flow control by source */
    213 #define  DCMD_INCTRGADDR  (1<<30)	/* increment target address */
    214 #define  DCMD_INCSRCADDR  (1<<31)	/* increment source address */
    215 
    216 #ifndef __ASSEMBLER__
    217 /* DMA descriptor */
    218 struct pxa2x0_dma_desc {
    219 	volatile uint32_t	dd_ddadr;
    220 #define	DMAC_DESC_LAST	0x1
    221 	volatile uint32_t	dd_dsadr;
    222 	volatile uint32_t	dd_dtadr;
    223 	volatile uint32_t	dd_dcmd;		/* command and length */
    224 };
    225 #endif
    226 
    227 /* UART */
    228 #define PXA2X0_COM_FREQ   14745600L
    229 
    230 /* I2C */
    231 #define I2C_IBMR	0x1680		/* Bus monitor register */
    232 #define I2C_IDBR	0x1688		/* Data buffer */
    233 #define I2C_ICR  	0x1690		/* Control register */
    234 #define  ICR_START	(1<<0)
    235 #define  ICR_STOP	(1<<1)
    236 #define  ICR_ACKNAK	(1<<2)
    237 #define  ICR_TB  	(1<<3)
    238 #define  ICR_MA  	(1<<4)
    239 #define  ICR_SCLE	(1<<5)		/* PXA270? */
    240 #define  ICR_IUE	(1<<6)		/* PXA270? */
    241 #define  ICR_UR		(1<<14)		/* PXA270? */
    242 #define  ICR_FM		(1<<15)		/* PXA270? */
    243 #define I2C_ISR  	0x1698		/* Status register */
    244 #define  ISR_ACKNAK	(1<<1)
    245 #define  ISR_ITE	(1<<6)
    246 #define  ISR_IRF	(1<<7)
    247 #define I2C_ISAR	0x16a0		/* Slave address */
    248 
    249 /* Clock Manager */
    250 #define CLKMAN_CCCR	0x00	/* Core Clock Configuration */
    251 #define  CCCR_TURBO_X1	 (2<<7)
    252 #define  CCCR_TURBO_X15	 (3<<7)	/* x 1.5 */
    253 #define  CCCR_TURBO_X2	 (4<<7)
    254 #define  CCCR_TURBO_X25	 (5<<7)	/* x 2.5 */
    255 #define  CCCR_TURBO_X3	 (6<<7)	/* x 3.0 */
    256 #define  CCCR_RUN_X1	 (1<<5)
    257 #define  CCCR_RUN_X2	 (2<<5)
    258 #define  CCCR_RUN_X4	 (3<<5)
    259 #define  CCCR_MEM_X27	 (1<<0)	/* x27, 99.53MHz */
    260 #define  CCCR_MEM_X32	 (2<<0)	/* x32, 117,96MHz */
    261 #define  CCCR_MEM_X36	 (3<<0)	/* x26, 132.71MHz */
    262 #define  CCCR_MEM_X40	 (4<<0)	/* x27, 99.53MHz */
    263 #define  CCCR_MEM_X45	 (5<<0)	/* x27, 99.53MHz */
    264 #define  CCCR_MEM_X9	 (0x1f<<0)	/* x9, 33.2MHz */
    265 
    266 #define CLKMAN_CKEN	0x04	/* Clock Enable Register */
    267 #define CLKMAN_OSCC	0x08	/* Osillcator Configuration Register */
    268 
    269 #define CCCR_N_SHIFT	7
    270 #define CCCR_N_MASK	(0x07<<CCCR_N_SHIFT)
    271 #define CCCR_M_SHIFT	5
    272 #define CCCR_M_MASK	(0x03<<CCCR_M_SHIFT)
    273 #define CCCR_L_MASK	0x1f
    274 
    275 #define CKEN_PWM0	(1<<0)
    276 #define CKEN_PWM1	(1<<1)
    277 #define CKEN_AC97	(1<<2)
    278 #define CKEN_SSP	(1<<3)
    279 #define CKEN_HWUART	(1<<4)
    280 #define CKEN_STUART	(1<<5)
    281 #define CKEN_FFUART	(1<<6)
    282 #define CKEN_BTUART	(1<<7)
    283 #define CKEN_I2S	(1<<8)
    284 #define CKEN_NSSP	(1<<9)
    285 #define CKEN_USBHC	(1<<10)
    286 #define CKEN_USBDC	(1<<11)
    287 #define CKEN_MMC	(1<<12)
    288 #define CKEN_FICP	(1<<13)
    289 #define CKEN_I2C	(1<<14)
    290 #define CKEN_LCD	(1<<16)
    291 
    292 #define OSCC_OOK	(1<<0)	/* 32.768 kHz oscillator status */
    293 #define OSCC_OON	(1<<1)	/* 32.768 kHz oscillator */
    294 
    295 /*
    296  * RTC
    297  */
    298 #define RTC_RCNR	0x0000	/* count register */
    299 #define RTC_RTAR	0x0004	/* alarm register */
    300 #define RTC_RTSR	0x0008	/* status register */
    301 #define RTC_RTTR	0x000c	/* trim register */
    302 /*
    303  * GPIO
    304  */
    305 #define GPIO_GPLR0  0x00	/* Level reg [31:0] */
    306 #define GPIO_GPLR1  0x04	/* Level reg [63:32] */
    307 #define GPIO_GPLR2  0x08	/* Level reg [80:64] */
    308 
    309 #define GPIO_GPDR0  0x0c	/* dir reg [31:0] */
    310 #define GPIO_GPDR1  0x10	/* dir reg [63:32] */
    311 #define GPIO_GPDR2  0x14	/* dir reg [80:64] */
    312 
    313 #define GPIO_GPSR0  0x18	/* set reg [31:0] */
    314 #define GPIO_GPSR1  0x1c	/* set reg [63:32] */
    315 #define GPIO_GPSR2  0x20	/* set reg [80:64] */
    316 
    317 #define GPIO_GPCR0  0x24	/* clear reg [31:0] */
    318 #define GPIO_GPCR1  0x28	/* clear reg [63:32] */
    319 #define GPIO_GPCR2  0x2c	/* clear reg [80:64] */
    320 
    321 #define GPIO_GPER0  0x30	/* rising edge [31:0] */
    322 #define GPIO_GPER1  0x34	/* rising edge [63:32] */
    323 #define GPIO_GPER2  0x38	/* rising edge [80:64] */
    324 
    325 #define GPIO_GRER0  0x30	/* rising edge [31:0] */
    326 #define GPIO_GRER1  0x34	/* rising edge [63:32] */
    327 #define GPIO_GRER2  0x38	/* rising edge [80:64] */
    328 
    329 #define GPIO_GFER0  0x3c	/* falling edge [31:0] */
    330 #define GPIO_GFER1  0x40	/* falling edge [63:32] */
    331 #define GPIO_GFER2  0x44	/* falling edge [80:64] */
    332 
    333 #define GPIO_GEDR0  0x48	/* edge detect [31:0] */
    334 #define GPIO_GEDR1  0x4c	/* edge detect [63:32] */
    335 #define GPIO_GEDR2  0x50	/* edge detect [80:64] */
    336 
    337 #define GPIO_GAFR0_L  0x54	/* alternate function [15:0] */
    338 #define GPIO_GAFR0_U  0x58	/* alternate function [31:16] */
    339 #define GPIO_GAFR1_L  0x5c	/* alternate function [47:32] */
    340 #define GPIO_GAFR1_U  0x60	/* alternate function [63:48] */
    341 #define GPIO_GAFR2_L  0x64	/* alternate function [79:64] */
    342 #define GPIO_GAFR2_U  0x68	/* alternate function [80] */
    343 
    344 /* Only for PXA270 */
    345 #define GPIO_GAFR3_L  0x6c	/* alternate function [111:96] */
    346 #define GPIO_GAFR3_U  0x70	/* alternate function [120:112] */
    347 
    348 #define GPIO_GPLR3  0x100	/* Level reg [120:96] */
    349 #define GPIO_GPDR3  0x10c	/* dir reg [120:96] */
    350 #define GPIO_GPSR3  0x118	/* set reg [120:96] */
    351 #define GPIO_GPCR3  0x124	/* clear reg [120:96] */
    352 #define GPIO_GRER3  0x130	/* rising edge [120:96] */
    353 #define GPIO_GFER3  0x13c	/* falling edge [120:96] */
    354 #define GPIO_GEDR3  0x148	/* edge detect [120:96] */
    355 
    356 /* a bit simpler if we don't support PXA270 */
    357 #define	PXA250_GPIO_REG(r, pin)	((r) + (((pin) / 32) * 4))
    358 #define	PXA250_GPIO_NPINS    85
    359 
    360 #define	PXA270_GPIO_REG(r, pin) \
    361 (pin < 96 ? PXA250_GPIO_REG(r,pin) : ((r) + 0x100 + ((((pin)-96) / 32) * 4)))
    362 #define PXA270_GPIO_NPINS    121
    363 
    364 
    365 #define	GPIO_BANK(pin)		((pin) / 32)
    366 #define	GPIO_BIT(pin)		(1u << ((pin) & 0x1f))
    367 #define	GPIO_FN_REG(pin)	(GPIO_GAFR0_L + (((pin) / 16) * 4))
    368 #define	GPIO_FN_SHIFT(pin)	((pin & 0xf) * 2)
    369 
    370 #define	GPIO_IN		  	0x00	/* Regular GPIO input pin */
    371 #define	GPIO_OUT	  	0x10	/* Regular GPIO output pin */
    372 #define	GPIO_ALT_FN_1_IN	0x01	/* Alternate function 1 input */
    373 #define	GPIO_ALT_FN_1_OUT	0x11	/* Alternate function 1 output */
    374 #define	GPIO_ALT_FN_2_IN	0x02	/* Alternate function 2 input */
    375 #define	GPIO_ALT_FN_2_OUT	0x12	/* Alternate function 2 output */
    376 #define	GPIO_ALT_FN_3_IN	0x03	/* Alternate function 3 input */
    377 #define	GPIO_ALT_FN_3_OUT	0x13	/* Alternate function 3 output */
    378 #define	GPIO_SET		0x20	/* Initial state is Set */
    379 #define	GPIO_CLR		0x00	/* Initial state is Clear */
    380 
    381 #define	GPIO_FN_MASK		0x03
    382 #define	GPIO_FN_IS_OUT(n)	((n) & GPIO_OUT)
    383 #define	GPIO_FN_IS_SET(n)	((n) & GPIO_SET)
    384 #define	GPIO_FN(n)		((n) & GPIO_FN_MASK)
    385 #define	GPIO_IS_GPIO(n)		(GPIO_FN(n) == 0)
    386 #define	GPIO_IS_GPIO_IN(n)	(((n) & (GPIO_FN_MASK|GPIO_OUT)) == GPIO_IN)
    387 #define	GPIO_IS_GPIO_OUT(n)	(((n) & (GPIO_FN_MASK|GPIO_OUT)) == GPIO_OUT)
    388 
    389 /*
    390  * memory controller
    391  */
    392 
    393 #define MEMCTL_MDCNFG	0x0000
    394 #define  MDCNFG_DE0		(1<<0)
    395 #define  MDCNFG_DE1		(1<<1)
    396 #define  MDCNFD_DWID01_SHIFT	2
    397 #define  MDCNFD_DCAC01_SHIFT	3
    398 #define  MDCNFD_DRAC01_SHIFT	5
    399 #define  MDCNFD_DNB01_SHIFT	7
    400 #define  MDCNFG_DE2		(1<<16)
    401 #define  MDCNFG_DE3		(1<<17)
    402 #define  MDCNFD_DWID23_SHIFT	18
    403 #define  MDCNFD_DCAC23_SHIFT	19
    404 #define  MDCNFD_DRAC23_SHIFT	21
    405 #define  MDCNFD_DNB23_SHIFT	23
    406 
    407 #define  MDCNFD_DWID_MASK	0x1
    408 #define  MDCNFD_DCAC_MASK	0x3
    409 #define  MDCNFD_DRAC_MASK	0x3
    410 #define  MDCNFD_DNB_MASK	0x1
    411 
    412 #define MEMCTL_MDREFR   0x04	/* refresh control register */
    413 #define  MDREFR_DRI	0xfff
    414 #define  MDREFR_E0PIN	(1<<12)
    415 #define  MDREFR_K0RUN   (1<<13)	/* SDCLK0 enable */
    416 #define  MDREFR_K0DB2   (1<<14)	/* SDCLK0 1/2 freq */
    417 #define  MDREFR_E1PIN	(1<<15)
    418 #define  MDREFR_K1RUN   (1<<16)	/* SDCLK1 enable */
    419 #define  MDREFR_K1DB2   (1<<17)	/* SDCLK1 1/2 freq */
    420 #define  MDREFR_K2RUN   (1<<18)	/* SDCLK2 enable */
    421 #define  MDREFR_K2DB2	(1<<19)	/* SDCLK2 1/2 freq */
    422 #define	 MDREFR_APD	(1<<20)	/* Auto Power Down */
    423 #define  MDREFR_SLFRSH	(1<<22)	/* Self Refresh */
    424 #define  MDREFR_K0FREE	(1<<23)	/* SDCLK0 free run */
    425 #define  MDREFR_K1FREE	(1<<24)	/* SDCLK1 free run */
    426 #define  MDREFR_K2FREE	(1<<25)	/* SDCLK2 free run */
    427 
    428 #define MEMCTL_MSC0	0x08	/* Asychronous Statis memory Control CS[01] */
    429 #define MEMCTL_MSC1	0x0c	/* Asychronous Statis memory Control CS[23] */
    430 #define MEMCTL_MSC2	0x10	/* Asychronous Statis memory Control CS[45] */
    431 #define  MSC_RBUFF_SHIFT 15	/* return data buffer */
    432 #define  MSC_RBUFF	(1<<MSC_RBUFF_SHIFT)
    433 #define  MSC_RRR_SHIFT   12  	/* recovery time */
    434 #define	 MSC_RRR	(7<<MSC_RRR_SHIFT)
    435 #define  MSC_RDN_SHIFT    8	/* ROM delay next access */
    436 #define  MSC_RDN	(0x0f<<MSC_RDN_SHIFT)
    437 #define  MSC_RDF_SHIFT    4	/*  ROM delay first access*/
    438 #define  MSC_RDF  	(0x0f<<MSC_RDF_SHIFT)
    439 #define  MSC_RBW_SHIFT    3	/* 32/16 bit bus */
    440 #define  MSC_RBW 	(1<<MSC_RBW_SHIFT)
    441 #define  MSC_RT_SHIFT	   0	/* type */
    442 #define  MSC_RT 	(7<<MSC_RT_SHIFT)
    443 #define  MSC_RT_NONBURST	0
    444 #define  MSC_RT_SRAM    	1
    445 #define  MSC_RT_BURST4  	2
    446 #define  MSC_RT_BURST8  	3
    447 #define  MSC_RT_VLIO   	 	4
    448 
    449 /* expansion memory timing configuration */
    450 #define MEMCTL_MCMEM(n)	(0x28+4*(n))
    451 #define MEMCTL_MCATT(n)	(0x30+4*(n))
    452 #define MEMCTL_MCIO(n)	(0x38+4*(n))
    453 
    454 #define  MC_HOLD_SHIFT	14
    455 #define  MC_ASST_SHIFT	7
    456 #define  MC_SET_SHIFT	0
    457 #define  MC_TIMING_VAL(hold,asst,set)	(((hold)<<MC_HOLD_SHIFT)| \
    458 		((asst)<<MC_ASST_SHIFT)|((set)<<MC_SET_SHIFT))
    459 
    460 #define MEMCTL_MECR	0x14	/* Expansion memory configuration */
    461 #define MECR_NOS	(1<<0)	/* Number of sockets */
    462 #define MECR_CIT	(1<<1)	/* Card-is-there */
    463 
    464 #define MEMCTL_MDMRS	0x0040
    465 
    466 /*
    467  * LCD Controller
    468  */
    469 #define LCDC_LCCR0	0x000	/* Controller Control Register 0 */
    470 #define  LCCR0_ENB	(1U<<0)	/* LCD Controller Enable */
    471 #define  LCCR0_CMS	(1U<<1)	/* Color/Mono select */
    472 #define  LCCR0_SDS	(1U<<2)	/* Single/Dual -panel */
    473 #define  LCCR0_LDM	(1U<<3)	/* LCD Disable Done Mask */
    474 #define  LCCR0_SFM	(1U<<4)	/* Start of Frame Mask */
    475 #define  LCCR0_IUM	(1U<<5)	/* Input FIFO Underrun Mask */
    476 #define  LCCR0_EFM	(1U<<6)	/* End of Frame Mask */
    477 #define  LCCR0_PAS	(1U<<7)	/* Passive/Active Display select */
    478 #define  LCCR0_DPD	(1U<<9)	/* Double-Pixel Data pin mode */
    479 #define  LCCR0_DIS	(1U<<10) /* LCD Disable */
    480 #define  LCCR0_QDM	(1U<<11) /* LCD Quick Disable Mask */
    481 #define  LCCR0_BM	(1U<<20) /* Branch Mask */
    482 #define  LCCR0_OUM	(1U<<21) /* Output FIFO Underrun Mask */
    483 
    484 #define  LCCR0_IMASK	(LCCR0_LDM|LCCR0_SFM|LCCR0_IUM|LCCR0_EFM|LCCR0_QDM|LCCR0_BM|LCCR0_OUM)
    485 
    486 
    487 #define LCDC_LCCR1	0x004	/* Controller Control Register 1 */
    488 #define LCDC_LCCR2	0x008	/* Controller Control Register 2 */
    489 #define LCDC_LCCR3	0x00c	/* Controller Control Register 2 */
    490 #define  LCCR3_BPP_SHIFT 24		/* Bits per pixel */
    491 #define  LCCR3_BPP	(0x07<<LCCR3_BPP_SHIFT)
    492 #define LCDC_LCCR4	0x010	/* Controller Control Register 4 */
    493 #define LCDC_LCCR5	0x014	/* Controller Control Register 5 */
    494 #define LCDC_FBR0	0x020	/* DMA ch0 frame branch register */
    495 #define LCDC_FBR1	0x024	/* DMA ch1 frame branch register */
    496 #define LCDC_FBR2	0x028	/* DMA ch2 frame branch register */
    497 #define LCDC_FBR3	0x02c	/* DMA ch3 frame branch register */
    498 #define LCDC_FBR4	0x030	/* DMA ch4 frame branch register */
    499 #define LCDC_LCSR1	0x034	/* controller status register 1 PXA27x only */
    500 #define LCDC_LCSR	0x038	/* controller status register */
    501 #define  LCSR_LDD	(1U<<0) /* LCD disable done */
    502 #define  LCSR_SOF	(1U<<1) /* Start of frame */
    503 #define LCDC_LIIDR	0x03c	/* controller interrupt ID Register */
    504 #define LCDC_TRGBR	0x040	/* TMED RGB Speed Register */
    505 #define LCDC_TCR	0x044	/* TMED Control Register */
    506 #define LCDC_OVL1C1	0x050	/* Overlay 1 control register 1 */
    507 #define LCDC_OVL1C2	0x060	/* Overlay 1 control register 2 */
    508 #define LCDC_OVL2C1	0x070	/* Overlay 1 control register 1 */
    509 #define LCDC_OVL2C2	0x080	/* Overlay 1 control register 2 */
    510 #define LCDC_CCR	0x090	/* Cursor control register */
    511 #define LCDC_CMDCR	0x100	/* Command control register */
    512 #define LCDC_PRSR	0x104	/* Panel read status register */
    513 #define LCDC_FBR5	0x110	/* DMA ch5 frame branch register */
    514 #define LCDC_FBR6	0x114	/* DMA ch6 frame branch register */
    515 #define LCDC_FDADR0	0x200	/* DMA ch0 frame descriptor address */
    516 #define LCDC_FSADR0	0x204	/* DMA ch0 frame source address */
    517 #define LCDC_FIDR0	0x208	/* DMA ch0 frame ID register */
    518 #define LCDC_LDCMD0	0x20c	/* DMA ch0 command register */
    519 #define LCDC_FDADR1	0x210	/* DMA ch1 frame descriptor address */
    520 #define LCDC_FSADR1	0x214	/* DMA ch1 frame source address */
    521 #define LCDC_FIDR1	0x218	/* DMA ch1 frame ID register */
    522 #define LCDC_LDCMD1	0x21c	/* DMA ch1 command register */
    523 #define LCDC_FDADR2	0x220	/* DMA ch2 frame descriptor address */
    524 #define LCDC_FSADR2	0x224	/* DMA ch2 frame source address */
    525 #define LCDC_FIDR2	0x228	/* DMA ch2 frame ID register */
    526 #define LCDC_LDCMD2	0x22c	/* DMA ch2 command register */
    527 #define LCDC_FDADR3	0x230	/* DMA ch3 frame descriptor address */
    528 #define LCDC_FSADR3	0x234	/* DMA ch3 frame source address */
    529 #define LCDC_FIDR3	0x238	/* DMA ch3 frame ID register */
    530 #define LCDC_LDCMD3	0x23c	/* DMA ch3 command register */
    531 #define LCDC_FDADR4	0x240	/* DMA ch4 frame descriptor address */
    532 #define LCDC_FSADR4	0x244	/* DMA ch4 frame source address */
    533 #define LCDC_FIDR4	0x248	/* DMA ch4 frame ID register */
    534 #define LCDC_LDCMD4	0x24c	/* DMA ch4 command register */
    535 #define LCDC_FDADR5	0x250	/* DMA ch5 frame descriptor address */
    536 #define LCDC_FSADR5	0x254	/* DMA ch5 frame source address */
    537 #define LCDC_FIDR5	0x258	/* DMA ch5 frame ID register */
    538 #define LCDC_LDCMD5	0x25c	/* DMA ch5 command register */
    539 #define LCDC_FDADR6	0x260	/* DMA ch6 frame descriptor address */
    540 #define LCDC_FSADR6	0x264	/* DMA ch6 frame source address */
    541 #define LCDC_FIDR6	0x268	/* DMA ch6 frame ID register */
    542 #define LCDC_LDCMD6	0x26c	/* DMA ch6 command register */
    543 #define LCDC_LCDBSCNTR	0x054	/* LCD buffer strength control register */
    544 
    545 /*
    546  * MMC/SD controller
    547  */
    548 #define MMC_STRPCL	0x00	/* start/stop MMC clock */
    549 #define  STRPCL_NOOP	0
    550 #define  STRPCL_STOP	1	/* stop MMC clock */
    551 #define  STRPCL_START	2	/* start MMC clock */
    552 #define MMC_STAT	0x04	/* status register */
    553 #define  STAT_READ_TIME_OUT   		(1<<0)
    554 #define  STAT_TIMEOUT_RESPONSE		(1<<1)
    555 #define  STAT_CRC_WRITE_ERROR		(1<<2)
    556 #define  STAT_CRC_READ_ERROR		(1<<3)
    557 #define  STAT_SPI_READ_ERROR_TOKEN	(1<<4)
    558 #define  STAT_RES_CRC_ERR		(1<<5)
    559 #define  STAT_XMIT_FIFO_EMPTY		(1<<6)
    560 #define  STAT_RECV_FIFO_FULL		(1<<7)
    561 #define  STAT_CLK_EN			(1<<8)
    562 #define  STAT_FLASH_ERR			(1<<9)
    563 #define  STAT_SPI_WR_ERR		(1<<10)
    564 #define  STAT_DATA_TRAN_DONE		(1<<11)
    565 #define  STAT_PRG_DONE			(1<<12)
    566 #define  STAT_END_CMD_RES		(1<<13)
    567 #define  STAT_RD_STALLED		(1<<14)
    568 #define  STAT_SDIO_INT			(1<<15)
    569 #define  STAT_SDIO_SUSPEND_ACK		(1<<16)
    570 #define  STAT_ERR_MASK			(STAT_READ_TIME_OUT \
    571 					 | STAT_TIMEOUT_RESPONSE \
    572 					 | STAT_CRC_WRITE_ERROR \
    573 					 | STAT_CRC_READ_ERROR \
    574 					 | STAT_SPI_READ_ERROR_TOKEN \
    575 					 | STAT_RES_CRC_ERR \
    576 					 | STAT_FLASH_ERR \
    577 					 | STAT_SPI_WR_ERR)
    578 #define MMC_CLKRT	0x08	/* MMC clock rate */
    579 #define  CLKRT_DIV1	0
    580 #define  CLKRT_DIV2	1
    581 #define  CLKRT_DIV4	2
    582 #define  CLKRT_DIV8	3
    583 #define  CLKRT_DIV16	4
    584 #define  CLKRT_DIV32	5
    585 #define  CLKRT_DIV64	6
    586 #define MMC_SPI  	0x0c	/* SPI mode control */
    587 #define  SPI_EN  	(1<<0)	/* enable SPI mode */
    588 #define  SPI_CRC_ON	(1<<1)	/* enable CRC generation */
    589 #define  SPI_CS_EN	(1<<2)	/* Enable CS[01] */
    590 #define  SPI_CS_ADDRESS	(1<<3)	/* CS0/CS1 */
    591 #define MMC_CMDAT	0x10	/* command/response/data */
    592 #define  CMDAT_RESPONSE_FORMAT	0x03
    593 #define  CMDAT_RESPONSE_FORMAT_NO 0 /* no response */
    594 #define  CMDAT_RESPONSE_FORMAT_R1 1 /* R1, R1b, R4, R5 */
    595 #define  CMDAT_RESPONSE_FORMAT_R2 2
    596 #define  CMDAT_RESPONSE_FORMAT_R3 3
    597 #define  CMDAT_DATA_EN		(1<<2)
    598 #define  CMDAT_WRITE		(1<<3)	/* 1=write 0=read operation */
    599 #define  CMDAT_STREAM_BLOCK	(1<<4)	/* stream mode */
    600 #define  CMDAT_BUSY		(1<<5)	/* busy signal is expected */
    601 #define  CMDAT_INIT		(1<<6)	/* precede command with 80 clocks */
    602 #define  CMDAT_MMC_DMA_EN	(1<<7)	/* DMA enable */
    603 #define  CMDAT_SD_4DAT		(1<<8)	/* enable 4bit data transfers */
    604 #define  CMDAT_STOP_TRAN	(1<<10)	/* 1=Stop data transmission */
    605 #define  CMDAT_SDIO_INT_EN	(1<<11)
    606 #define  CMDAT_SDIO_SUSPEND	(1<<12)
    607 #define  CMDAT_SDIO_RESUME	(1<<13)
    608 #define MMC_RESTO	0x14	/* expected response time out */
    609 #define  RESTO_MASK		0x7f
    610 #define MMC_RDTO 	0x18	/* expected data read time out */
    611 #define  RDTO_MASK		0xffff
    612 #define  RDTO_UNIT		13128	/* (ns) */
    613 #define MMC_BLKLEN	0x1c	/* block length of data transaction */
    614 #define  BLKLEN_MASK		0xfff
    615 #define MMC_NOB  	0x20	/* number of blocks (block mode) */
    616 #define  NOB_MASK		0xffff
    617 #define MMC_PRTBUF	0x24	/* partial MMC_TXFIFO written */
    618 #define  PRTBUF_BUF_PART_FULL (1<<0) /* buffer partially full */
    619 #define MMC_I_MASK	0x28	/* interrupt mask */
    620 #define MMC_I_REG	0x2c	/* interrupt register */
    621 #define  MMC_I_DATA_TRAN_DONE	(1<<0)
    622 #define  MMC_I_PRG_DONE		(1<<1)
    623 #define  MMC_I_END_CMD_RES	(1<<2)
    624 #define  MMC_I_STOP_CMD		(1<<3)
    625 #define  MMC_I_CLK_IS_OFF	(1<<4)
    626 #define  MMC_I_RXFIFO_RD_REQ	(1<<5)
    627 #define  MMC_I_TXFIFO_WR_REQ	(1<<6)
    628 #define  MMC_I_TINT		(1<<7)
    629 #define  MMC_I_DAT_ERR		(1<<8)
    630 #define  MMC_I_RES_ERR		(1<<9)
    631 #define  MMC_I_RD_STALLED	(1<<10)
    632 #define  MMC_I_SDIO_INT		(1<<11)
    633 #define  MMC_I_SDIO_SUSPEND_ACK	(1<<12)
    634 #define  MMC_I_ALL		(0x1fff)
    635 #define MMC_CMD  	0x30	/* index of current command */
    636 #define  CMD_MASK		0x3f
    637 #define MMC_ARGH 	0x34	/* MSW part of the current command arg */
    638 #define  ARGH_MASK		0xffff
    639 #define MMC_ARGL 	0x38	/* LSW part of the current command arg */
    640 #define  ARGL_MASK		0xffff
    641 #define MMC_RES  	0x3c	/* response FIFO */
    642 #define  RES_MASK		0xffff
    643 #define MMC_RXFIFO	0x40	/* receive FIFO */
    644 #define MMC_TXFIFO	0x44 	/* transmit FIFO */
    645 #define	MMC_RDWAIT	0x48	/* MMC RD_WAIT register */
    646 #define  RDWAIT_RD_WAIT_EN	(1<<0)
    647 #define  RDWAIT_WAIT_START	(1<<1)
    648 #define	MMC_BLKS_REM	0x4c	/* MMC Blocks Remaining register */
    649 #define  CLKS_REM_MASK		0xffff
    650 
    651 #define	PXA250_MMC_CLKRT_MIN	312500
    652 #define	PXA250_MMC_CLKRT_MAX	20000000
    653 #define	PXA270_MMC_CLKRT_MIN	304688
    654 #define	PXA270_MMC_CLKRT_MAX	19500000
    655 
    656 /*
    657  * Inter-IC Sound (I2S) Controller
    658  */
    659 #define I2S_SACR0	0x0000	/* Serial Audio Global Control */
    660 #define  SACR0_ENB		(1<<0)	/* Enable I2S Function */
    661 #define  SACR0_BCKD		(1<<2)	/* I/O Direction of I2S_BITCLK */
    662 #define  SACR0_RST		(1<<3)	/* FIFO Reset */
    663 #define  SACR0_EFWR		(1<<4)	/* Special-Purpose FIFO W/R Func */
    664 #define  SACR0_STRF		(1<<5)	/* Select TX or RX FIFO */
    665 #define  SACR0_TFTH_MASK	(0xf<<8) /* Trans FIFO Intr/DMA Trig Thresh */
    666 #define  SACR0_RFTH_MASK	(0xf<<12) /* Recv FIFO Intr/DMA Trig Thresh */
    667 #define  SACR0_SET_TFTH(x)	(((x) & 0xf)<<8)
    668 #define  SACR0_SET_RFTH(x)	(((x) & 0xf)<<12)
    669 #define I2S_SACR1	0x0004	/* Serial Audio I2S/MSB-Justified Control */
    670 #define  SACR1_AMSL		(1<<0)	/* Specify Alt Mode (I2S or MSB) */
    671 #define  SACR1_DREC		(1<<3)	/* Disable Recording Func */
    672 #define  SACR1_DRPL		(1<<4)	/* Disable Replay Func */
    673 #define  SACR1_ENLBF		(1<<5)	/* Enable Interface Loopback Func */
    674 #define I2S_SASR0	0x000c	/* Serial Audio I2S/MSB-Justified Status */
    675 #define  SASR0_TNF		(1<<0)	/* Transmit FIFO Not Full */
    676 #define  SASR0_RNE		(1<<1)	/* Recv FIFO Not Empty */
    677 #define  SASR0_BSY		(1<<2)	/* I2S Busy */
    678 #define  SASR0_TFS		(1<<3)	/* Trans FIFO Service Request */
    679 #define  SASR0_RFS		(1<<4)	/* Recv FIFO Service Request */
    680 #define  SASR0_TUR		(1<<5)	/* Trans FIFO Underrun */
    681 #define  SASR0_ROR		(1<<6)	/* Recv FIFO Overrun */
    682 #define  SASR0_I2SOFF		(1<<7)	/* I2S Controller Off */
    683 #define  SASR0_TFL_MASK		(0xf<<8) /* Trans FIFO Level */
    684 #define  SASR0_RFL_MASK		(0xf<<12) /* Recv FIFO Level */
    685 #define  SASR0_GET_TFL(x)	(((x) & 0xf) >> 8)
    686 #define  SASR0_GET_RFL(x)	(((x) & 0xf) >> 12)
    687 #define I2S_SAIMR	0x0014	/* Serial Audio Interrupt Mask */
    688 #define  SAIMR_TFS		(1<<3)	/* Enable TX FIFO Service Req Intr */
    689 #define  SAIMR_RFS		(1<<4)	/* Enable RX FIFO Service Req Intr */
    690 #define  SAIMR_TUR		(1<<5)	/* Enable TX FIFO Underrun Intr */
    691 #define  SAIMR_ROR		(1<<6)	/* Enable RX FIFO Overrun Intr */
    692 #define I2S_SAICR	0x0018	/* Serial Audio Interrupt Clear */
    693 #define  SAICR_TUR		(1<<5)	/* Clear Intr and SASR0_TUR */
    694 #define  SAICR_ROR		(1<<6)	/* Clear Intr and SASR0_ROR */
    695 #define I2S_SADIV	0x0060	/* Audio Clock Divider */
    696 #define  SADIV_MASK		0x7f
    697 #define  SADIV_3_058MHz		0x0c	/* 3.058 MHz */
    698 #define  SADIV_2_836MHz		0x0d	/* 2.836 MHz */
    699 #define  SADIV_1_405MHz		0x1a	/* 1.405 MHz */
    700 #define  SADIV_1_026MHz		0x24	/* 1.026 MHz */
    701 #define  SADIV_702_75kHz	0x34	/* 702.75 kHz */
    702 #define  SADIV_513_25kHz	0x48	/* 513.25 kHz */
    703 #define I2S_SADR	0x0080	/* Serial Audio Data Register */
    704 #define  SADR_DTL		(0xffff<<0) /* Left Data Sample */
    705 #define  SADR_DTH		(0xffff<<16) /* Right Data Sample */
    706 
    707 /*
    708  * AC97
    709  */
    710 #define	AC97_N_CODECS	2
    711 #define AC97_GCR 	0x000c	/* Global control register */
    712 #define  GCR_GIE       	(1<<0)	/* interrupt enable */
    713 #define  GCR_COLD_RST	(1<<1)
    714 #define  GCR_WARM_RST	(1<<2)
    715 #define  GCR_ACLINK_OFF	(1<<3)
    716 #define  GCR_PRIRES_IEN	(1<<4)	/* Primary resume interrupt enable */
    717 #define  GCR_SECRES_IEN	(1<<5)	/* Secondary resume interrupt enable */
    718 #define  GCR_PRIRDY_IEN	(1<<8)	/* Primary ready interrupt enable */
    719 #define  GCR_SECRDY_IEN	(1<<9)	/* Primary ready interrupt enable */
    720 #define  GCR_SDONE_IE 	(1<<18)	/* Status done interrupt enable */
    721 #define  GCR_CDONE_IE	(1<<19)	/* Command done interrupt enable */
    722 
    723 #define AC97_GSR 	0x001c	/* Global status register */
    724 #define  GSR_GSCI	(1<<0)	/* codec GPI status change interrupt */
    725 #define  GSR_MIINT	(1<<1)	/* modem in interrupt */
    726 #define  GSR_MOINT	(1<<2)	/* modem out interrupt */
    727 #define  GSR_PIINT	(1<<5)	/* PCM in interrupt */
    728 #define  GSR_POINT	(1<<6)	/* PCM out interrupt */
    729 #define  GSR_MINT	(1<<7)	/* Mic in interrupt */
    730 #define  GSR_PCR	(1<<8)	/* primary code ready */
    731 #define  GSR_SCR	(1<<9)	/* secondary code ready */
    732 #define  GSR_PRIRES	(1<<10)	/* primary resume interrupt */
    733 #define  GSR_SECRES	(1<<11)	/* secondary resume interrupt */
    734 #define  GSR_BIT1SLT12	(1<<12)	/* Bit 1 of slot 12 */
    735 #define  GSR_BIT2SLT12	(1<<13)	/* Bit 2 of slot 12 */
    736 #define  GSR_BIT3SLT12	(1<<14)	/* Bit 3 of slot 12 */
    737 #define  GSR_RDCS 	(1<<15)	/* Read completion status */
    738 #define  GSR_SDONE 	(1<<18)	/* status done */
    739 #define  GSR_CDONE 	(1<<19)	/* command done */
    740 
    741 #define AC97_POCR 	0x0000	/* PCM-out control */
    742 #define AC97_PICR 	0x0004	/* PCM-in control */
    743 #define AC97_POSR 	0x0010	/* PCM-out status */
    744 #define AC97_PISR 	0x0014	/* PCM-out status */
    745 #define AC97_MCCR	0x0008	/* MIC-in control register */
    746 #define AC97_MCSR	0x0018	/* MIC-in status register */
    747 #define AC97_MICR	0x0100	/* Modem-in control register */
    748 #define AC97_MISR	0x0108	/* Modem-in status register */
    749 #define AC97_MOCR	0x0110	/* Modem-out control register */
    750 #define AC97_MOSR	0x0118	/* Modem-out status register */
    751 #define  AC97_FEFIE	(1<<3)	/* fifo error interrupt enable */
    752 #define  AC97_FIFOE	(1<<4)	/* fifo error */
    753 
    754 #define AC97_CAR  	0x0020	/* Codec access register */
    755 #define  CAR_CAIP  	(1<<0)	/* Codec access in progress */
    756 
    757 #define AC97_PCDR	0x0040	/* PCM data register */
    758 #define AC97_MCDR 	0x0060	/* MIC-in data register */
    759 #define AC97_MODR 	0x0140	/* Modem data register */
    760 
    761 /* address to access codec registers */
    762 #define AC97_PRIAUDIO	0x0200	/* Primary audio codec */
    763 #define AC97_SECAUDIO	0x0300	/* Secondary autio codec */
    764 #define AC97_PRIMODEM	0x0400	/* Primary modem codec */
    765 #define AC97_SECMODEM	0x0500	/* Secondary modem codec */
    766 #define	AC97_CODEC_BASE(c)	(AC97_PRIAUDIO + ((c) * 0x100))
    767 
    768 /*
    769  * USB device controller (PXA250)
    770  */
    771 #define USBDC_UDCCR	0x0000  /* UDC control register    */
    772 #define USBDC_UDCCS(n)	(0x0010+4*(n))  /* Endpoint Control/Status Registers */
    773 #define USBDC_UICR0	0x0050  /* UDC Interrupt Control Register 0  */
    774 #define USBDC_UICR1	0x0054  /* UDC Interrupt Control Register 1  */
    775 #define USBDC_USIR0	0x0058  /* UDC Status Interrupt Register 0  */
    776 #define USBDC_USIR1	0x005C  /* UDC Status Interrupt Register 1  */
    777 #define USBDC_UFNHR	0x0060  /* UDC Frame Number Register High  */
    778 #define USBDC_UFNLR	0x0064  /* UDC Frame Number Register Low  */
    779 #define USBDC_UBCR2	0x0068  /* UDC Byte Count Register 2  */
    780 #define USBDC_UBCR4	0x006C  /* UDC Byte Count Register 4  */
    781 #define USBDC_UBCR7	0x0070  /* UDC Byte Count Register 7  */
    782 #define USBDC_UBCR9	0x0074  /* UDC Byte Count Register 9  */
    783 #define USBDC_UBCR12	0x0078  /* UDC Byte Count Register 12  */
    784 #define USBDC_UBCR14	0x007C  /* UDC Byte Count Register 14  */
    785 #define USBDC_UDDR0	0x0080  /* UDC Endpoint 0 Data Register  */
    786 #define USBDC_UDDR1	0x0100  /* UDC Endpoint 1 Data Register  */
    787 #define USBDC_UDDR2	0x0180  /* UDC Endpoint 2 Data Register  */
    788 #define USBDC_UDDR3	0x0200  /* UDC Endpoint 3 Data Register  */
    789 #define USBDC_UDDR4	0x0400  /* UDC Endpoint 4 Data Register  */
    790 #define USBDC_UDDR5	0x00A0  /* UDC Endpoint 5 Data Register  */
    791 #define USBDC_UDDR6	0x0600  /* UDC Endpoint 6 Data Register  */
    792 #define USBDC_UDDR7	0x0680  /* UDC Endpoint 7 Data Register  */
    793 #define USBDC_UDDR8	0x0700  /* UDC Endpoint 8 Data Register  */
    794 #define USBDC_UDDR9	0x0900  /* UDC Endpoint 9 Data Register  */
    795 #define USBDC_UDDR10	0x00C0  /* UDC Endpoint 10 Data Register  */
    796 #define USBDC_UDDR11	0x0B00  /* UDC Endpoint 11 Data Register  */
    797 #define USBDC_UDDR12	0x0B80  /* UDC Endpoint 12 Data Register  */
    798 #define USBDC_UDDR13	0x0C00  /* UDC Endpoint 13 Data Register  */
    799 #define USBDC_UDDR14	0x0E00  /* UDC Endpoint 14 Data Register  */
    800 #define USBDC_UDDR15	0x00E0  /* UDC Endpoint 15 Data Register  */
    801 
    802 /*
    803  * USB device controller (PXA270)
    804  */
    805 #define USBDC_UDCCR	0x0000  /* UDC Control Register */
    806 #define  USBDC_UDCCR_UDE	(1<<0)	/* UDC Enable */
    807 #define  USBDC_UDCCR_UDA	(1<<1)	/* UDC Active */
    808 #define  USBDC_UDCCR_UDR	(1<<2)	/* UDC Resume */
    809 #define  USBDC_UDCCR_EMCE	(1<<3)	/* Endpoint Mem Config Error */
    810 #define  USBDC_UDCCR_SMAC	(1<<4)	/* Switch EndPt Mem to Active Config */
    811 #define  USBDC_UDCCR_AAISN	(7<<5)	/* Active UDC Alt Iface Setting */
    812 #define  USBDC_UDCCR_AIN	(7<<8)	/* Active UDC Iface */
    813 #define  USBDC_UDCCR_ACN	(7<<11)	/* Active UDC Config */
    814 #define  USBDC_UDCCR_DWRE	(1<<16)	/* Device Remote Wake-Up Feature */
    815 #define  USBDC_UDCCR_BHNP	(1<<28)	/* B-Device Host Neg Proto Enable */
    816 #define  USBDC_UDCCR_AHNP	(1<<29)	/* A-Device Host NEg Proto Support */
    817 #define  USBDC_UDCCR_AALTHNP	(1<<30) /* A-Dev Alt Host Neg Proto Port Sup */
    818 #define  USBDC_UDCCR_OEN	(1<<31)	/* On-The-Go Enable */
    819 #define USBDC_UDCICR0	0x0004	/* UDC Interrupt Control Register 0 */
    820 #define  USBDC_UDCICR0_IE(n)	(3<<(n)) /* Interrupt Enables */
    821 #define USBDC_UDCICR1	0x0008	/* UDC Interrupt Control Register 1 */
    822 #define  USBDC_UDCICR1_IE(n)	(3<<(n)) /* Interrupt Enables */
    823 #define  USBDC_UDCICR1_IERS	(1<<27)	/* Interrupt Enable Reset */
    824 #define  USBDC_UDCICR1_IESU	(1<<28)	/* Interrupt Enable Suspend */
    825 #define  USBDC_UDCICR1_IERU	(1<<29)	/* Interrupt Enable Resume */
    826 #define  USBDC_UDCICR1_IESOF	(1<<30)	/* Interrupt Enable Start of Frame */
    827 #define  USBDC_UDCICR1_IECC	(1<<31)	/* Interrupt Enable Config Change */
    828 #define USBDC_UDCISR0	0x000c	/* UDC Interrupt Status Register 0 */
    829 #define  USBDC_UDCISR0_IR(n)	(3<<(n)) /* Interrupt Requests */
    830 #define USBDC_UDCISR1	0x0010	/* UDC Interrupt Status Register 1 */
    831 #define  USBDC_UDCISR1_IR(n)	(3<<(n)) /* Interrupt Requests */
    832 #define  USBDC_UDCISR1_IRRS	(1<<27)	/* Interrupt Enable Reset */
    833 #define  USBDC_UDCISR1_IRSU	(1<<28)	/* Interrupt Enable Suspend */
    834 #define  USBDC_UDCISR1_IRRU	(1<<29)	/* Interrupt Enable Resume */
    835 #define  USBDC_UDCISR1_IRSOF	(1<<30)	/* Interrupt Enable Start of Frame */
    836 #define  USBDC_UDCISR1_IRCC	(1<<31)	/* Interrupt Enable Config Change */
    837 #define USBDC_UDCFNR	0x0014	/* UDC Frame Number Register */
    838 #define  USBDC_UDCFNR_FN	(1023<<0) /* Frame Number */
    839 #define USBDC_UDCOTGICR	0x0018	/* UDC OTG Interrupt Control Register */
    840 #define  USBDC_UDCOTGICR_IEIDF	(1<<0)	/* OTG ID Change Fall Intr En */
    841 #define  USBDC_UDCOTGICR_IEIDR	(1<<1)	/* OTG ID Change Ris Intr En */
    842 #define  USBDC_UDCOTGICR_IESDF	(1<<2)	/* OTG A-Dev SRP Detect Fall Intr En */
    843 #define  USBDC_UDCOTGICR_IESDR	(1<<3)	/* OTG A-Dev SRP Detect Ris Intr En */
    844 #define  USBDC_UDCOTGICR_IESVF	(1<<4)	/* OTG Session Valid Fall Intr En */
    845 #define  USBDC_UDCOTGICR_IESVR	(1<<5)	/* OTG Session Valid Ris Intr En */
    846 #define  USBDC_UDCOTGICR_IEVV44F (1<<6)	/* OTG Vbus Valid 4.4V Fall Intr En */
    847 #define  USBDC_UDCOTGICR_IEVV44R (1<<7)	/* OTG Vbus Valid 4.4V Ris Intr En */
    848 #define  USBDC_UDCOTGICR_IEVV40F (1<<8)	/* OTG Vbus Valid 4.0V Fall Intr En */
    849 #define  USBDC_UDCOTGICR_IEVV40R (1<<9)	/* OTG Vbus Valid 4.0V Ris Intr En */
    850 #define  USBDC_UDCOTGICR_IEXF	(1<<16)	/* Extern Transceiver Intr Fall En */
    851 #define  USBDC_UDCOTGICR_IEXR	(1<<17)	/* Extern Transceiver Intr Ris En */
    852 #define  USBDC_UDCOTGICR_IESF	(1<<24)	/* OTG SET_FEATURE Command Recvd */
    853 #define USBDC_UDCOTGISR	0x001c	/* UDC OTG Interrupt Status Register */
    854 #define  USBDC_UDCOTGISR_IRIDF	(1<<0)	/* OTG ID Change Fall Intr Req */
    855 #define  USBDC_UDCOTGISR_IRIDR	(1<<1)	/* OTG ID Change Ris Intr Req */
    856 #define  USBDC_UDCOTGISR_IRSDF	(1<<2)	/* OTG A-Dev SRP Detect Fall Intr Req */
    857 #define  USBDC_UDCOTGISR_IRSDR	(1<<3)	/* OTG A-Dev SRP Detect Ris Intr Req */
    858 #define  USBDC_UDCOTGISR_IRSVF	(1<<4)	/* OTG Session Valid Fall Intr Req */
    859 #define  USBDC_UDCOTGISR_IRSVR	(1<<5)	/* OTG Session Valid Ris Intr Req */
    860 #define  USBDC_UDCOTGISR_IRVV44F (1<<6)	/* OTG Vbus Valid 4.4V Fall Intr Req */
    861 #define  USBDC_UDCOTGISR_IRVV44R (1<<7)	/* OTG Vbus Valid 4.4V Ris Intr Req */
    862 #define  USBDC_UDCOTGISR_IRVV40F (1<<8)	/* OTG Vbus Valid 4.0V Fall Intr Req */
    863 #define  USBDC_UDCOTGISR_IRVV40R (1<<9)	/* OTG Vbus Valid 4.0V Ris Intr Req */
    864 #define  USBDC_UDCOTGISR_IRXF	(1<<16)	/* Extern Transceiver Intr Fall Req */
    865 #define  USBDC_UDCOTGISR_IRXR	(1<<17)	/* Extern Transceiver Intr Ris Req */
    866 #define  USBDC_UDCOTGISR_IRSF	(1<<24)	/* OTG SET_FEATURE Command Recvd */
    867 #define USBDC_UP2OCR	0x0020	/* USB Port 2 Output Control Register */
    868 #define  USBDC_UP2OCR_CPVEN	(1<<0)	/* Charge Pump Vbus Enable */
    869 #define  USBDC_UP2OCR_CPVPE	(1<<1)	/* Charge Pump Vbus Pulse Enable */
    870 #define  USBDC_UP2OCR_DPPDE	(1<<2)	/* Host Transc D+ Pull Down En */
    871 #define  USBDC_UP2OCR_DMPDE	(1<<3)	/* Host Transc D- Pull Down En */
    872 #define  USBDC_UP2OCR_DPPUE	(1<<4)	/* Host Transc D+ Pull Up En */
    873 #define  USBDC_UP2OCR_DMPUE	(1<<5)	/* Host Transc D- Pull Up En */
    874 #define  USBDC_UP2OCR_DPPUBE	(1<<6)	/* Host Transc D+ Pull Up Bypass En */
    875 #define  USBDC_UP2OCR_DMPUBE	(1<<7)	/* Host Transc D- Pull Up Bypass En */
    876 #define  USBDC_UP2OCR_EXSP	(1<<8)	/* External Transc Speed Control */
    877 #define  USBDC_UP2OCR_EXSUS	(1<<9)	/* External Transc Suspend Control */
    878 #define  USBDC_UP2OCR_IDON	(1<<10)	/* OTG ID Read Enable */
    879 #define  USBDC_UP2OCR_HXS	(1<<16)	/* Host Transc Output Select */
    880 #define  USBDC_UP2OCR_HXOE	(1<<17)	/* Host Transc Output Enable */
    881 #define  USBDC_UP2OCR_SEOS	(7<<24)	/* Single-Ended Output Select */
    882 #define USBDC_UP3OCR	0x0024	/* USB Port 3 Output Control Register */
    883 #define  USBDC_UP3OCR_CFG	(3<<0)	/* Host Port Configuration */
    884 /* 0x0028 to 0x00fc is reserved */
    885 #define USBDC_UDCCSR0	0x0100	/* UDC Endpoint 0 Control/Status Registers */
    886 #define  USBDC_UDCCSR0_OPC	(1<<0)	/* OUT Packet Complete */
    887 #define  USBDC_UDCCSR0_IPR	(1<<1)	/* IN Packet Ready */
    888 #define  USBDC_UDCCSR0_FTF	(1<<2)	/* Flush Transmit FIFO */
    889 #define  USBDC_UDCCSR0_DME	(1<<3)	/* DMA Enable */
    890 #define  USBDC_UDCCSR0_SST	(1<<4)	/* Sent Stall */
    891 #define  USBDC_UDCCSR0_FST	(1<<5)	/* Force Stall */
    892 #define  USBDC_UDCCSR0_RNE	(1<<6)	/* Receive FIFO Not Empty */
    893 #define  USBDC_UDCCSR0_SA	(1<<7)	/* Setup Active */
    894 #define  USBDC_UDCCSR0_AREN	(1<<8)	/* ACK Response Enable */
    895 #define  USBDC_UDCCSR0_ACM	(1<<9)	/* ACK Control Mode */
    896 #define USBDC_UDCCSR(n)	(0x0100+4*(n)) /* UDC Control/Status Registers */
    897 #define  USBDC_UDCCSR_FS	(1<<0)	/* FIFO Needs Service */
    898 #define  USBDC_UDCCSR_PC	(1<<1)	/* Packet Complete */
    899 #define  USBDC_UDCCSR_TRN	(1<<2)	/* Tx/Rx NAK */
    900 #define  USBDC_UDCCSR_DME	(1<<3)	/* DMA Enable */
    901 #define  USBDC_UDCCSR_SST	(1<<4)	/* Sent STALL */
    902 #define  USBDC_UDCCSR_FST	(1<<5)	/* Force STALL */
    903 #define  USBDC_UDCCSR_BNE	(1<<6)	/* OUT: Buffer Not Empty */
    904 #define  USBDC_UDCCSR_BNF	(1<<6)	/* IN: Buffer Not Full */
    905 #define  USBDC_UDCCSR_SP	(1<<7)	/* Short Packet Control/Status */
    906 #define  USBDC_UDCCSR_FEF	(1<<8)	/* Flush Endpoint FIFO */
    907 #define  USBDC_UDCCSR_DPE	(1<<9)	/* Data Packet Empty (async EP only) */
    908 /* 0x0160 to 0x01fc is reserved */
    909 #define USBDC_UDCBCR(n)	(0x0200+4*(n)) /* UDC Byte Count Registers */
    910 #define  USBDC_UDCBCR_BC	(1023<<0) /* Byte Count */
    911 /* 0x0260 to 0x02fc is reserved */
    912 #define USBDC_UDCDR(n)	(0x0300+4*(n))	/* UDC Data Registers */
    913 /* 0x0360 to 0x03fc is reserved */
    914 /* 0x0400 is reserved */
    915 #define USBDC_UDCECR(n)	(0x0400+4*(n)) /* UDC Configuration Registers */
    916 #define  USBDC_UDCECR_EE	(1<<0)	/* Endpoint Enable */
    917 #define  USBDC_UDCECR_DE	(1<<1)	/* Double-Buffering Enable */
    918 #define  USBDC_UDCECR_MPE	(1023<<2) /* Maximum Packet Size */
    919 #define  USBDC_UDCECR_ED	(1<<12)	/* USB Endpoint Direction */
    920 #define  USBDC_UDCECR_ET	(3<<13)	/* USB Enpoint Type */
    921 #define  USBDC_UDCECR_EN	(15<<15) /* Endpoint Number */
    922 #define  USBDC_UDCECR_AISN	(7<<19)	/* Alternate Interface Number */
    923 #define  USBDC_UDCECR_IN	(7<<22)	/* Interface Number */
    924 #define  USBDC_UDCECR_CN	(3<<25)	/* Configuration Number */
    925 
    926 /*
    927  * USB Host Controller
    928  */
    929 #define USBHC_UHCRHDA	0x0048	/* UHC Root Hub Descriptor A */
    930 #define  UHCRHDA_POTPGT_SHIFT	24	/* Power on to power good time */
    931 #define  UHCRHDA_NOCP	(1<<12)	/* No over current protection */
    932 #define  UHCRHDA_OCPM	(1<<11)	/* Over current protection mode */
    933 #define  UHCRHDA_DT	(1<<10)	/* Device type */
    934 #define  UHCRHDA_NPS	(1<<9)	/* No power switching */
    935 #define  UHCRHDA_PSM	(1<<8)	/* Power switching mode */
    936 #define  UHCRHDA_NDP_MASK	0xff	/* Number downstream ports */
    937 #define USBHC_UHCRHDB	0x004c	/* UHC Root Hub Descriptor B */
    938 #define USBHC_UHCRHS	0x0050	/* UHC Root Hub Stauts */
    939 #define USBHC_UHCHR	0x0064	/* UHC Reset Register */
    940 #define  UHCHR_SSEP3	(1<<11)	/* Sleep standby enable for port3 */
    941 #define  UHCHR_SSEP2	(1<<10)	/* Sleep standby enable for port2 */
    942 #define  UHCHR_SSEP1	(1<<9)	/* Sleep standby enable for port1 */
    943 #define  UHCHR_PCPL	(1<<7)	/* Power control polarity low */
    944 #define  UHCHR_PSPL	(1<<6)	/* Power sense polarity low */
    945 #define  UHCHR_SSE	(1<<5)	/* Sleep standby enable */
    946 #define  UHCHR_UIT	(1<<4)	/* USB interrupt test */
    947 #define  UHCHR_SSDC	(1<<3)	/* Simulation scale down clock */
    948 #define  UHCHR_CGR	(1<<2)	/* Clock generation reset */
    949 #define  UHCHR_FHR	(1<<1)	/* Force host controller reset */
    950 #define  UHCHR_FSBIR	(1<<0)	/* Force system bus interface reset */
    951 #define  UHCHR_MASK	0xeff
    952 #define USBHC_STAT	0x0060	/* UHC Status Register */
    953 #define  USBHC_STAT_RWUE	(1<<7)	/* HCI Remote Wake-Up Event */
    954 #define  USBHC_STAT_HBA		(1<<8)	/* HCI Buffer Active */
    955 #define  USBHC_STAT_HTA		(1<<10)	/* HCI Transfer Abort */
    956 #define  USBHC_STAT_UPS1	(1<<11)	/* USB Power Sense Port 1 */
    957 #define  USBHC_STAT_UPS2	(1<<12)	/* USB Power Sense Port 2 */
    958 #define  USBHC_STAT_UPRI	(1<<13)	/* USB Port Resume Interrupt */
    959 #define  USBHC_STAT_SBTAI	(1<<14)	/* System Bus Target Abort Interrupt */
    960 #define  USBHC_STAT_SBMAI	(1<<15)	/* System Bus Master Abort Interrupt */
    961 #define  USBHC_STAT_UPS3	(1<<16)	/* USB Power Sense Port 3 */
    962 #define  USBHC_STAT_MASK	(USBHC_STAT_RWUE | USBHC_STAT_HBA | \
    963     USBHC_STAT_HTA | USBHC_STAT_UPS1 | USBHC_STAT_UPS2 | USBHC_STAT_UPRI | \
    964     USBHC_STAT_SBTAI | USBHC_STAT_SBMAI | USBHC_STAT_UPS3)
    965 #define USBHC_HR	0x0064	/* UHC Reset Register */
    966 #define  USBHC_HR_FSBIR		(1<<0)	/* Force System Bus Interface Reset */
    967 #define  USBHC_HR_FHR		(1<<1)	/* Force Host Controller Reset */
    968 #define  USBHC_HR_CGR		(1<<2)	/* Clock Generation Reset */
    969 #define  USBHC_HR_SSDC		(1<<3)	/* Simulation Scale Down Clock */
    970 #define  USBHC_HR_UIT		(1<<4)	/* USB Interrupt Test */
    971 #define  USBHC_HR_SSE		(1<<5)	/* Sleep Standby Enable */
    972 #define  USBHC_HR_PSPL		(1<<6)	/* Power Sense Polarity Low */
    973 #define  USBHC_HR_PCPL		(1<<7)	/* Power Control Polarity Low */
    974 #define  USBHC_HR_SSEP1		(1<<9)	/* Sleep Standby Enable for Port 1 */
    975 #define  USBHC_HR_SSEP2		(1<<10)	/* Sleep Standby Enable for Port 2 */
    976 #define  USBHC_HR_SSEP3		(1<<11)	/* Sleep Standby Enable for Port 3 */
    977 #define  USBHC_HR_MASK		(USBHC_HR_FSBIR | USBHC_HR_FHR | \
    978     USBHC_HR_CGR | USBHC_HR_SSDC | USBHC_HR_UIT | USBHC_HR_SSE | \
    979     USBHC_HR_PSPL | USBHC_HR_PCPL | USBHC_HR_SSEP1 | USBHC_HR_SSEP2 | \
    980     USBHC_HR_SSEP3)
    981 #define USBHC_HIE	0x0068	/* UHC Interrupt Enable Register */
    982 #define  USBHC_HIE_RWIE		(1<<7)	/* HCI Remote Wake-Up */
    983 #define  USBHC_HIE_HBAIE	(1<<8)	/* HCI Buffer Active */
    984 #define  USBHC_HIE_TAIE		(1<<10)	/* HCI Interface Transfer Abort */
    985 #define  USBHC_HIE_UPS1IE	(1<<11)	/* USB Power Sense Port 1 */
    986 #define  USBHC_HIE_UPS2IE	(1<<12)	/* USB Power Sense Port 2 */
    987 #define  USBHC_HIE_UPRIE	(1<<13)	/* USB Port Resume */
    988 #define  USBHC_HIE_UPS3IE	(1<<14)	/* USB Power Sense Port 3 */
    989 #define  USBHC_HIE_MASK		(USBHC_HIE_RWIE | USBHC_HIE_HBAIE | \
    990     USBHC_HIE_TAIE | USBHC_HIE_UPS1IE | USBHC_HIE_UPS2IE | USBHC_HIE_UPRIE | \
    991     USBHC_HIE_UPS3IE)
    992 #define USBHC_HIT	0x006C	/* UHC Interrupt Test Register */
    993 #define  USBHC_HIT_RWUT		(1<<7)	/* HCI Remote Wake-Up */
    994 #define  USBHC_HIT_BAT		(1<<8)	/* HCI Buffer Active */
    995 #define  USBHC_HIT_IRQT		(1<<9)	/* Normal OHC */
    996 #define  USBHC_HIT_TAT		(1<<10)	/* HCI Interface Transfer Abort */
    997 #define  USBHC_HIT_UPS1T	(1<<11)	/* USB Power Sense Port 1 */
    998 #define  USBHC_HIT_UPS2T	(1<<12)	/* USB Power Sense Port 2 */
    999 #define  USBHC_HIT_UPRT		(1<<13)	/* USB Port Resume */
   1000 #define  USBHC_HIT_STAT		(1<<14)	/* System Bus Target Abort */
   1001 #define  USBHC_HIT_SMAT		(1<<15)	/* System Bus Master Abort */
   1002 #define  USBHC_HIT_UPS3T	(1<<16)	/* USB Power Sense Port 3 */
   1003 #define  USBHC_HIT_MASK		(USBHC_HIT_RWUT | USBHC_HIT_BAT | \
   1004     USBHC_HIT_IRQT | USBHC_HIT_TAT | USBHC_HIT_UPS1T | USBHC_HIT_UPS2T | \
   1005     USBHC_HIT_UPRT | USBHC_HIT_STAT | USBHC_HIT_SMAT | USBHC_HIT_UPS3T)
   1006 #define USBHC_RST_WAIT	10000	/* usecs to wait for reset */
   1007 
   1008 /*
   1009  * PWM controller
   1010  */
   1011 #define PWM_PWMCR	0x0000	/* Control register */
   1012 #define PWM_PWMDCR	0x0004	/* Duty cycle register */
   1013 #define  PWM_FD		(1<<10)	/* Full duty */
   1014 #define PWM_PWMPCR	0x0008	/* Period register */
   1015 
   1016 /* Synchronous Serial Protocol (SSP) serial ports */
   1017 #define SSP_SSCR0	0x00
   1018 #define SSP_SSCR1	0x04
   1019 #define SSP_SSSR	0x08
   1020 #define  SSSR_TNF	(1<<2)
   1021 #define  SSSR_RNE	(1<<3)
   1022 #define SSP_SSDR	0x10
   1023 
   1024 #endif /* _ARM_XSCALE_PXA2X0REG_H_ */
   1025