1 1.3 tsutsui /* $NetBSD: bus_defs.h,v 1.3 2023/01/27 20:05:03 tsutsui Exp $ */ 2 1.1 dyoung 3 1.1 dyoung /*- 4 1.1 dyoung * Copyright (c) 1998 The NetBSD Foundation, Inc. 5 1.1 dyoung * All rights reserved. 6 1.1 dyoung * 7 1.1 dyoung * This code is derived from software contributed to The NetBSD Foundation 8 1.1 dyoung * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, 9 1.1 dyoung * NASA Ames Research Center. 10 1.1 dyoung * 11 1.1 dyoung * Redistribution and use in source and binary forms, with or without 12 1.1 dyoung * modification, are permitted provided that the following conditions 13 1.1 dyoung * are met: 14 1.1 dyoung * 1. Redistributions of source code must retain the above copyright 15 1.1 dyoung * notice, this list of conditions and the following disclaimer. 16 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright 17 1.1 dyoung * notice, this list of conditions and the following disclaimer in the 18 1.1 dyoung * documentation and/or other materials provided with the distribution. 19 1.1 dyoung * 20 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 21 1.1 dyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 22 1.1 dyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 23 1.1 dyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 24 1.1 dyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 1.1 dyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 1.1 dyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 1.1 dyoung * POSSIBILITY OF SUCH DAMAGE. 31 1.1 dyoung */ 32 1.1 dyoung 33 1.1 dyoung /* 34 1.1 dyoung * Copyright (c) 1996 Carnegie-Mellon University. 35 1.1 dyoung * All rights reserved. 36 1.1 dyoung * 37 1.1 dyoung * Author: Chris G. Demetriou 38 1.1 dyoung * 39 1.1 dyoung * Permission to use, copy, modify and distribute this software and 40 1.1 dyoung * its documentation is hereby granted, provided that both the copyright 41 1.1 dyoung * notice and this permission notice appear in all copies of the 42 1.1 dyoung * software, derivative works or modified versions, and any portions 43 1.1 dyoung * thereof, and that both notices appear in supporting documentation. 44 1.1 dyoung * 45 1.1 dyoung * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS" 46 1.1 dyoung * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND 47 1.1 dyoung * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE. 48 1.1 dyoung * 49 1.1 dyoung * Carnegie Mellon requests users of this software to return to 50 1.1 dyoung * 51 1.1 dyoung * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU 52 1.1 dyoung * School of Computer Science 53 1.1 dyoung * Carnegie Mellon University 54 1.1 dyoung * Pittsburgh PA 15213-3890 55 1.1 dyoung * 56 1.1 dyoung * any improvements or extensions that they make and grant Carnegie the 57 1.1 dyoung * rights to redistribute these changes. 58 1.1 dyoung */ 59 1.1 dyoung 60 1.1 dyoung #ifndef _ATARI_BUS_DEFS_H_ 61 1.1 dyoung #define _ATARI_BUS_DEFS_H_ 62 1.1 dyoung 63 1.1 dyoung /* 64 1.1 dyoung * Memory addresses (in bus space) 65 1.1 dyoung */ 66 1.1 dyoung typedef u_long bus_addr_t; 67 1.1 dyoung typedef u_long bus_size_t; 68 1.1 dyoung 69 1.2 skrll #define PRIxBUSADDR "lx" 70 1.2 skrll #define PRIxBUSSIZE "lx" 71 1.2 skrll #define PRIuBUSSIZE "lu" 72 1.2 skrll 73 1.1 dyoung /* 74 1.1 dyoung * I/O addresses (in bus space) 75 1.1 dyoung */ 76 1.1 dyoung typedef u_long bus_io_addr_t; 77 1.1 dyoung typedef u_long bus_io_size_t; 78 1.1 dyoung 79 1.1 dyoung #define __BUS_SPACE_HAS_STREAM_METHODS 80 1.1 dyoung 81 1.1 dyoung /* 82 1.1 dyoung * Access methods for bus resources and address space. 83 1.1 dyoung */ 84 1.1 dyoung typedef struct atari_bus_space *bus_space_tag_t; 85 1.1 dyoung typedef u_long bus_space_handle_t; 86 1.1 dyoung 87 1.2 skrll #define PRIxBSH "lx" 88 1.2 skrll 89 1.1 dyoung #define BUS_SPACE_MAP_CACHEABLE 0x01 90 1.1 dyoung #define BUS_SPACE_MAP_LINEAR 0x02 91 1.1 dyoung #define BUS_SPACE_MAP_PREFETCHABLE 0x04 92 1.1 dyoung 93 1.1 dyoung /* 94 1.1 dyoung * Structure containing functions and other feature-data that might differ 95 1.1 dyoung * between the various bus spaces on the atari. Currently 'known' bus 96 1.1 dyoung * spaces are: ISA, PCI, VME and 'mainbus'. 97 1.1 dyoung */ 98 1.1 dyoung struct atari_bus_space { 99 1.1 dyoung u_long base; 100 1.1 dyoung 101 1.1 dyoung /* XXX Next 2 lines can be turned into an opaque cookie */ 102 1.1 dyoung int stride; 103 1.1 dyoung int wo_1, wo_2, wo_4, wo_8; 104 1.1 dyoung 105 1.1 dyoung /* Autoconf detection stuff */ 106 1.1 dyoung int (*abs_p_1)(bus_space_tag_t, bus_space_handle_t, 107 1.1 dyoung bus_size_t); 108 1.1 dyoung int (*abs_p_2)(bus_space_tag_t, bus_space_handle_t, 109 1.1 dyoung bus_size_t); 110 1.1 dyoung int (*abs_p_4)(bus_space_tag_t, bus_space_handle_t, 111 1.1 dyoung bus_size_t); 112 1.1 dyoung int (*abs_p_8)(bus_space_tag_t, bus_space_handle_t, 113 1.1 dyoung bus_size_t); 114 1.1 dyoung 115 1.1 dyoung /* read (single) */ 116 1.1 dyoung uint8_t (*abs_r_1)(bus_space_tag_t, bus_space_handle_t, 117 1.1 dyoung bus_size_t); 118 1.1 dyoung uint16_t (*abs_r_2)(bus_space_tag_t, bus_space_handle_t, 119 1.1 dyoung bus_size_t); 120 1.1 dyoung uint32_t (*abs_r_4)(bus_space_tag_t, bus_space_handle_t, 121 1.1 dyoung bus_size_t); 122 1.1 dyoung uint64_t (*abs_r_8)(bus_space_tag_t, bus_space_handle_t, 123 1.1 dyoung bus_size_t); 124 1.1 dyoung 125 1.1 dyoung /* read (single) stream */ 126 1.1 dyoung uint8_t (*abs_rs_1)(bus_space_tag_t, bus_space_handle_t, 127 1.1 dyoung bus_size_t); 128 1.1 dyoung uint16_t (*abs_rs_2)(bus_space_tag_t, bus_space_handle_t, 129 1.1 dyoung bus_size_t); 130 1.1 dyoung uint32_t (*abs_rs_4)(bus_space_tag_t, bus_space_handle_t, 131 1.1 dyoung bus_size_t); 132 1.1 dyoung uint64_t (*abs_rs_8)(bus_space_tag_t, bus_space_handle_t, 133 1.1 dyoung bus_size_t); 134 1.1 dyoung 135 1.1 dyoung /* read multiple */ 136 1.1 dyoung void (*abs_rm_1)(bus_space_tag_t, bus_space_handle_t, 137 1.1 dyoung bus_size_t, uint8_t *, bus_size_t); 138 1.1 dyoung void (*abs_rm_2)(bus_space_tag_t, bus_space_handle_t, 139 1.1 dyoung bus_size_t, uint16_t *, bus_size_t); 140 1.1 dyoung void (*abs_rm_4)(bus_space_tag_t, bus_space_handle_t, 141 1.1 dyoung bus_size_t, uint32_t *, bus_size_t); 142 1.1 dyoung void (*abs_rm_8)(bus_space_tag_t, bus_space_handle_t, 143 1.1 dyoung bus_size_t, uint64_t *, bus_size_t); 144 1.1 dyoung 145 1.1 dyoung /* read multiple stream */ 146 1.1 dyoung void (*abs_rms_1)(bus_space_tag_t, bus_space_handle_t, 147 1.1 dyoung bus_size_t, uint8_t *, bus_size_t); 148 1.1 dyoung void (*abs_rms_2)(bus_space_tag_t, bus_space_handle_t, 149 1.1 dyoung bus_size_t, uint16_t *, bus_size_t); 150 1.1 dyoung void (*abs_rms_4)(bus_space_tag_t, bus_space_handle_t, 151 1.1 dyoung bus_size_t, uint32_t *, bus_size_t); 152 1.1 dyoung void (*abs_rms_8)(bus_space_tag_t, bus_space_handle_t, 153 1.1 dyoung bus_size_t, uint64_t *, bus_size_t); 154 1.1 dyoung 155 1.1 dyoung /* read region */ 156 1.1 dyoung void (*abs_rr_1)(bus_space_tag_t, bus_space_handle_t, 157 1.1 dyoung bus_size_t, uint8_t *, bus_size_t); 158 1.1 dyoung void (*abs_rr_2)(bus_space_tag_t, bus_space_handle_t, 159 1.1 dyoung bus_size_t, uint16_t *, bus_size_t); 160 1.1 dyoung void (*abs_rr_4)(bus_space_tag_t, bus_space_handle_t, 161 1.1 dyoung bus_size_t, uint32_t *, bus_size_t); 162 1.1 dyoung void (*abs_rr_8)(bus_space_tag_t, bus_space_handle_t, 163 1.1 dyoung bus_size_t, uint64_t *, bus_size_t); 164 1.1 dyoung 165 1.1 dyoung /* read region stream */ 166 1.1 dyoung void (*abs_rrs_1)(bus_space_tag_t, bus_space_handle_t, 167 1.1 dyoung bus_size_t, uint8_t *, bus_size_t); 168 1.1 dyoung void (*abs_rrs_2)(bus_space_tag_t, bus_space_handle_t, 169 1.1 dyoung bus_size_t, uint16_t *, bus_size_t); 170 1.1 dyoung void (*abs_rrs_4)(bus_space_tag_t, bus_space_handle_t, 171 1.1 dyoung bus_size_t, uint32_t *, bus_size_t); 172 1.1 dyoung void (*abs_rrs_8)(bus_space_tag_t, bus_space_handle_t, 173 1.1 dyoung bus_size_t, uint64_t *, bus_size_t); 174 1.1 dyoung 175 1.1 dyoung /* write (single) */ 176 1.1 dyoung void (*abs_w_1)(bus_space_tag_t, bus_space_handle_t, 177 1.1 dyoung bus_size_t, uint8_t); 178 1.1 dyoung void (*abs_w_2)(bus_space_tag_t, bus_space_handle_t, 179 1.1 dyoung bus_size_t, uint16_t); 180 1.1 dyoung void (*abs_w_4)(bus_space_tag_t, bus_space_handle_t, 181 1.1 dyoung bus_size_t, uint32_t); 182 1.1 dyoung void (*abs_w_8)(bus_space_tag_t, bus_space_handle_t, 183 1.1 dyoung bus_size_t, uint64_t); 184 1.1 dyoung 185 1.1 dyoung /* write (single) stream */ 186 1.1 dyoung void (*abs_ws_1)(bus_space_tag_t, bus_space_handle_t, 187 1.1 dyoung bus_size_t, uint8_t); 188 1.1 dyoung void (*abs_ws_2)(bus_space_tag_t, bus_space_handle_t, 189 1.1 dyoung bus_size_t, uint16_t); 190 1.1 dyoung void (*abs_ws_4)(bus_space_tag_t, bus_space_handle_t, 191 1.1 dyoung bus_size_t, uint32_t); 192 1.1 dyoung void (*abs_ws_8)(bus_space_tag_t, bus_space_handle_t, 193 1.1 dyoung bus_size_t, uint64_t); 194 1.3 tsutsui 195 1.1 dyoung /* write multiple */ 196 1.1 dyoung void (*abs_wm_1)(bus_space_tag_t, bus_space_handle_t, 197 1.1 dyoung bus_size_t, const uint8_t *, bus_size_t); 198 1.1 dyoung void (*abs_wm_2)(bus_space_tag_t, bus_space_handle_t, 199 1.1 dyoung bus_size_t, const uint16_t *, bus_size_t); 200 1.1 dyoung void (*abs_wm_4)(bus_space_tag_t, bus_space_handle_t, 201 1.1 dyoung bus_size_t, const uint32_t *, bus_size_t); 202 1.1 dyoung void (*abs_wm_8)(bus_space_tag_t, bus_space_handle_t, 203 1.1 dyoung bus_size_t, const uint64_t *, bus_size_t); 204 1.3 tsutsui 205 1.1 dyoung /* write multiple stream */ 206 1.1 dyoung void (*abs_wms_1)(bus_space_tag_t, bus_space_handle_t, 207 1.1 dyoung bus_size_t, const uint8_t *, bus_size_t); 208 1.1 dyoung void (*abs_wms_2)(bus_space_tag_t, bus_space_handle_t, 209 1.1 dyoung bus_size_t, const uint16_t *, bus_size_t); 210 1.1 dyoung void (*abs_wms_4)(bus_space_tag_t, bus_space_handle_t, 211 1.1 dyoung bus_size_t, const uint32_t *, bus_size_t); 212 1.1 dyoung void (*abs_wms_8)(bus_space_tag_t, bus_space_handle_t, 213 1.1 dyoung bus_size_t, const uint64_t *, bus_size_t); 214 1.1 dyoung 215 1.1 dyoung /* write region */ 216 1.1 dyoung void (*abs_wr_1)(bus_space_tag_t, bus_space_handle_t, 217 1.1 dyoung bus_size_t, const uint8_t *, bus_size_t); 218 1.1 dyoung void (*abs_wr_2)(bus_space_tag_t, bus_space_handle_t, 219 1.1 dyoung bus_size_t, const uint16_t *, bus_size_t); 220 1.1 dyoung void (*abs_wr_4)(bus_space_tag_t, bus_space_handle_t, 221 1.1 dyoung bus_size_t, const uint32_t *, bus_size_t); 222 1.1 dyoung void (*abs_wr_8)(bus_space_tag_t, bus_space_handle_t, 223 1.1 dyoung bus_size_t, const uint64_t *, bus_size_t); 224 1.1 dyoung 225 1.1 dyoung /* write region stream */ 226 1.1 dyoung void (*abs_wrs_1)(bus_space_tag_t, bus_space_handle_t, 227 1.1 dyoung bus_size_t, const uint8_t *, bus_size_t); 228 1.1 dyoung void (*abs_wrs_2)(bus_space_tag_t, bus_space_handle_t, 229 1.1 dyoung bus_size_t, const uint16_t *, bus_size_t); 230 1.1 dyoung void (*abs_wrs_4)(bus_space_tag_t, bus_space_handle_t, 231 1.1 dyoung bus_size_t, const uint32_t *, bus_size_t); 232 1.1 dyoung void (*abs_wrs_8)(bus_space_tag_t, bus_space_handle_t, 233 1.1 dyoung bus_size_t, const uint64_t *, bus_size_t); 234 1.1 dyoung 235 1.1 dyoung /* set multiple */ 236 1.1 dyoung void (*abs_sm_1)(bus_space_tag_t, bus_space_handle_t, 237 1.1 dyoung bus_size_t, uint8_t, bus_size_t); 238 1.1 dyoung void (*abs_sm_2)(bus_space_tag_t, bus_space_handle_t, 239 1.1 dyoung bus_size_t, uint16_t, bus_size_t); 240 1.1 dyoung void (*abs_sm_4)(bus_space_tag_t, bus_space_handle_t, 241 1.1 dyoung bus_size_t, uint32_t, bus_size_t); 242 1.1 dyoung void (*abs_sm_8)(bus_space_tag_t, bus_space_handle_t, 243 1.1 dyoung bus_size_t, uint64_t, bus_size_t); 244 1.3 tsutsui 245 1.1 dyoung /* set region */ 246 1.1 dyoung void (*abs_sr_1)(bus_space_tag_t, bus_space_handle_t, 247 1.1 dyoung bus_size_t, uint8_t, bus_size_t); 248 1.1 dyoung void (*abs_sr_2)(bus_space_tag_t, bus_space_handle_t, 249 1.1 dyoung bus_size_t, uint16_t, bus_size_t); 250 1.1 dyoung void (*abs_sr_4)(bus_space_tag_t, bus_space_handle_t, 251 1.1 dyoung bus_size_t, uint32_t, bus_size_t); 252 1.1 dyoung void (*abs_sr_8)(bus_space_tag_t, bus_space_handle_t, 253 1.1 dyoung bus_size_t, uint64_t, bus_size_t); 254 1.3 tsutsui 255 1.1 dyoung #if 0 /* See comment on __abs_copy below */ 256 1.1 dyoung /* copy */ 257 1.1 dyoung void (*abs_c_1)(bus_space_tag_t, bus_space_handle_t, 258 1.1 dyoung bus_size_t, bus_space_handle_t, bus_size_t, 259 1.1 dyoung bus_size_t); 260 1.1 dyoung void (*abs_c_2)(bus_space_tag_t, bus_space_handle_t, 261 1.1 dyoung bus_size_t, bus_space_handle_t, bus_size_t, 262 1.1 dyoung bus_size_t); 263 1.1 dyoung void (*abs_c_4)(bus_space_tag_t, bus_space_handle_t, 264 1.1 dyoung bus_size_t, bus_space_handle_t, bus_size_t, 265 1.1 dyoung bus_size_t); 266 1.1 dyoung void (*abs_c_8)(bus_space_tag_t, bus_space_handle_t, 267 1.1 dyoung bus_size_t, bus_space_handle_t, bus_size_t, 268 1.1 dyoung bus_size_t); 269 1.1 dyoung #endif 270 1.1 dyoung }; 271 1.1 dyoung 272 1.1 dyoung #define BUS_SPACE_ALIGNED_POINTER(p, t) ALIGNED_POINTER(p, t) 273 1.1 dyoung 274 1.1 dyoung #define BUS_SPACE_BARRIER_READ 0x01 /* force read barrier */ 275 1.1 dyoung #define BUS_SPACE_BARRIER_WRITE 0x02 /* force write barrier */ 276 1.1 dyoung 277 1.1 dyoung /* 278 1.1 dyoung * Flags used in various bus DMA methods. 279 1.1 dyoung */ 280 1.1 dyoung #define BUS_DMA_WAITOK 0x000 /* safe to sleep (pseudo-flag) */ 281 1.1 dyoung #define BUS_DMA_NOWAIT 0x001 /* not safe to sleep */ 282 1.1 dyoung #define BUS_DMA_ALLOCNOW 0x002 /* perform resource allocation now */ 283 1.1 dyoung #define BUS_DMA_COHERENT 0x004 /* hint: map memory DMA coherent */ 284 1.1 dyoung #define BUS_DMA_STREAMING 0x008 /* hint: sequential, unidirectional */ 285 1.1 dyoung #define BUS_DMA_BUS1 0x010 /* placeholders for bus functions... */ 286 1.1 dyoung #define BUS_DMA_BUS2 0x020 287 1.1 dyoung #define BUS_DMA_BUS3 0x040 288 1.1 dyoung #define BUS_DMA_BUS4 0x080 289 1.1 dyoung #define BUS_DMA_READ 0x100 /* mapping is device -> memory only */ 290 1.1 dyoung #define BUS_DMA_WRITE 0x200 /* mapping is memory -> device only */ 291 1.1 dyoung #define BUS_DMA_NOCACHE 0x400 /* hint: map non-cached memory */ 292 1.1 dyoung 293 1.1 dyoung /* Forwards needed by prototypes below. */ 294 1.1 dyoung struct mbuf; 295 1.1 dyoung struct uio; 296 1.1 dyoung 297 1.1 dyoung /* 298 1.1 dyoung * Operations performed by bus_dmamap_sync(). 299 1.1 dyoung */ 300 1.1 dyoung #define BUS_DMASYNC_PREREAD 0x01 /* pre-read synchronization */ 301 1.1 dyoung #define BUS_DMASYNC_POSTREAD 0x02 /* post-read synchronization */ 302 1.1 dyoung #define BUS_DMASYNC_PREWRITE 0x04 /* pre-write synchronization */ 303 1.1 dyoung #define BUS_DMASYNC_POSTWRITE 0x08 /* post-write synchronization */ 304 1.1 dyoung 305 1.1 dyoung typedef struct atari_bus_dma_tag *bus_dma_tag_t; 306 1.1 dyoung typedef struct atari_bus_dmamap *bus_dmamap_t; 307 1.1 dyoung 308 1.1 dyoung #define BUS_DMA_TAG_VALID(t) ((t) != (bus_dma_tag_t)0) 309 1.1 dyoung 310 1.1 dyoung /* 311 1.1 dyoung * bus_dma_segment_t 312 1.1 dyoung * 313 1.1 dyoung * Describes a single contiguous DMA transaction. Values 314 1.1 dyoung * are suitable for programming into DMA registers. 315 1.1 dyoung */ 316 1.1 dyoung struct atari_bus_dma_segment { 317 1.1 dyoung bus_addr_t ds_addr; /* DMA address */ 318 1.1 dyoung bus_size_t ds_len; /* length of transfer */ 319 1.1 dyoung }; 320 1.1 dyoung typedef struct atari_bus_dma_segment bus_dma_segment_t; 321 1.1 dyoung 322 1.1 dyoung /* 323 1.1 dyoung * bus_dma_tag_t 324 1.1 dyoung * 325 1.1 dyoung * A machine-dependent opaque type describing the implementation of 326 1.1 dyoung * DMA for a given bus. 327 1.1 dyoung */ 328 1.1 dyoung struct atari_bus_dma_tag { 329 1.1 dyoung /* 330 1.1 dyoung * The `bounce threshold' is checked while we are loading 331 1.1 dyoung * the DMA map. If the physical address of the segment 332 1.1 dyoung * exceeds the threshold, an error will be returned. The 333 1.1 dyoung * caller can then take whatever action is necessary to 334 1.1 dyoung * bounce the transfer. If this value is 0, it will be 335 1.1 dyoung * ignored. 336 1.1 dyoung */ 337 1.1 dyoung bus_addr_t _bounce_thresh; 338 1.1 dyoung 339 1.1 dyoung /* 340 1.1 dyoung * The next value can be used to compensate for a constant 341 1.1 dyoung * displacement between the address space view of the CPU 342 1.1 dyoung * and the devices on the bus. 343 1.1 dyoung */ 344 1.1 dyoung int32_t _displacement; 345 1.1 dyoung 346 1.1 dyoung /* 347 1.1 dyoung * DMA mapping methods. 348 1.1 dyoung */ 349 1.1 dyoung int (*_dmamap_create)(bus_dma_tag_t, bus_size_t, int, 350 1.1 dyoung bus_size_t, bus_size_t, int, bus_dmamap_t *); 351 1.1 dyoung void (*_dmamap_destroy)(bus_dma_tag_t, bus_dmamap_t); 352 1.1 dyoung int (*_dmamap_load)(bus_dma_tag_t, bus_dmamap_t, void *, 353 1.1 dyoung bus_size_t, struct proc *, int); 354 1.1 dyoung int (*_dmamap_load_mbuf)(bus_dma_tag_t, bus_dmamap_t, 355 1.1 dyoung struct mbuf *, int); 356 1.1 dyoung int (*_dmamap_load_uio)(bus_dma_tag_t, bus_dmamap_t, 357 1.1 dyoung struct uio *, int); 358 1.1 dyoung int (*_dmamap_load_raw)(bus_dma_tag_t, bus_dmamap_t, 359 1.1 dyoung bus_dma_segment_t *, int, bus_size_t, int); 360 1.1 dyoung void (*_dmamap_unload)(bus_dma_tag_t, bus_dmamap_t); 361 1.1 dyoung void (*_dmamap_sync)(bus_dma_tag_t, bus_dmamap_t, 362 1.1 dyoung bus_addr_t, bus_size_t, int); 363 1.1 dyoung }; 364 1.1 dyoung 365 1.1 dyoung /* 366 1.1 dyoung * bus_dmamap_t 367 1.1 dyoung * 368 1.1 dyoung * Describes a DMA mapping. 369 1.1 dyoung */ 370 1.1 dyoung struct atari_bus_dmamap { 371 1.1 dyoung /* 372 1.1 dyoung * PRIVATE MEMBERS: not for use my machine-independent code. 373 1.1 dyoung */ 374 1.1 dyoung bus_size_t _dm_size; /* largest DMA transfer mappable */ 375 1.1 dyoung int _dm_segcnt; /* number of segs this map can map */ 376 1.1 dyoung bus_size_t _dm_maxmaxsegsz; /* fixed largest possible segment */ 377 1.1 dyoung bus_size_t _dm_boundary; /* don't cross this */ 378 1.1 dyoung bus_addr_t _dm_bounce_thresh; /* bounce threshold; see tag */ 379 1.1 dyoung int _dm_flags; /* misc. flags */ 380 1.1 dyoung 381 1.1 dyoung void *_dm_cookie; /* cookie for bus-specific funcs */ 382 1.1 dyoung 383 1.1 dyoung /* 384 1.1 dyoung * PUBLIC MEMBERS: these are used by machine-independent code. 385 1.1 dyoung */ 386 1.1 dyoung bus_size_t dm_maxsegsz; /* largest possible segment */ 387 1.1 dyoung bus_size_t dm_mapsize; /* size of the mapping */ 388 1.1 dyoung int dm_nsegs; /* # valid segments in mapping */ 389 1.1 dyoung bus_dma_segment_t dm_segs[1]; /* segments; variable length */ 390 1.1 dyoung }; 391 1.1 dyoung 392 1.1 dyoung #endif /* _ATARI_BUS_DEFS_H_ */ 393