pci_machdep.c revision 1.18 1 1.18 leo /* $NetBSD: pci_machdep.c,v 1.18 1999/09/22 07:18:45 leo Exp $ */
2 1.1 leo
3 1.1 leo /*
4 1.1 leo * Copyright (c) 1996 Leo Weppelman. All rights reserved.
5 1.7 cgd * Copyright (c) 1996, 1997 Christopher G. Demetriou. All rights reserved.
6 1.13 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 leo *
8 1.1 leo * Redistribution and use in source and binary forms, with or without
9 1.1 leo * modification, are permitted provided that the following conditions
10 1.1 leo * are met:
11 1.1 leo * 1. Redistributions of source code must retain the above copyright
12 1.1 leo * notice, this list of conditions and the following disclaimer.
13 1.1 leo * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 leo * notice, this list of conditions and the following disclaimer in the
15 1.1 leo * documentation and/or other materials provided with the distribution.
16 1.1 leo * 3. All advertising materials mentioning features or use of this software
17 1.1 leo * must display the following acknowledgement:
18 1.13 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 leo * 4. The name of the author may not be used to endorse or promote products
20 1.1 leo * derived from this software without specific prior written permission.
21 1.1 leo *
22 1.1 leo * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 leo * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 leo * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 leo * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 leo * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 leo * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 leo * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 leo * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 leo * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 leo * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 leo */
33 1.1 leo
34 1.1 leo #include <sys/types.h>
35 1.1 leo #include <sys/param.h>
36 1.1 leo #include <sys/time.h>
37 1.1 leo #include <sys/systm.h>
38 1.1 leo #include <sys/errno.h>
39 1.1 leo #include <sys/device.h>
40 1.14 thomas #include <sys/malloc.h>
41 1.1 leo
42 1.1 leo #include <vm/vm.h>
43 1.1 leo #include <vm/vm_kern.h>
44 1.1 leo
45 1.1 leo #include <dev/pci/pcivar.h>
46 1.1 leo #include <dev/pci/pcireg.h>
47 1.1 leo
48 1.1 leo #include <machine/cpu.h>
49 1.1 leo #include <machine/iomap.h>
50 1.9 leo #include <machine/mfp.h>
51 1.16 leo #include <machine/bswap.h>
52 1.10 leo #include <machine/bus.h>
53 1.10 leo
54 1.1 leo #include <atari/atari/device.h>
55 1.17 leo #include <atari/pci/pci_vga.h>
56 1.1 leo
57 1.9 leo /*
58 1.14 thomas * Sizes of pci memory and I/O area.
59 1.9 leo */
60 1.14 thomas #define PCI_MEM_END 0x10000000 /* 256 MByte */
61 1.14 thomas #define PCI_IO_END 0x10000000 /* 256 MByte */
62 1.14 thomas
63 1.14 thomas /*
64 1.14 thomas * We preserve some space at the begin of the pci area for 32BIT_1M
65 1.14 thomas * devices and standard vga.
66 1.14 thomas */
67 1.14 thomas #define PCI_MEM_START 0x00100000 /* 1 MByte */
68 1.15 thomas #define PCI_IO_START 0x00004000 /* 16 kByte (some PCI cards allow only
69 1.15 thomas I/O addresses up to 0xffff) */
70 1.14 thomas
71 1.14 thomas /*
72 1.14 thomas * Struct to hold the memory and I/O datas of the pci devices
73 1.14 thomas */
74 1.14 thomas struct pci_memreg {
75 1.14 thomas LIST_ENTRY(pci_memreg) link;
76 1.14 thomas int dev;
77 1.14 thomas pcitag_t tag;
78 1.14 thomas pcireg_t reg, address, mask;
79 1.14 thomas u_int32_t size;
80 1.14 thomas u_int32_t csr;
81 1.14 thomas };
82 1.14 thomas
83 1.14 thomas typedef LIST_HEAD(pci_memreg_head, pci_memreg) PCI_MEMREG;
84 1.9 leo
85 1.1 leo int pcibusprint __P((void *auxp, const char *));
86 1.5 leo int pcibusmatch __P((struct device *, struct cfdata *, void *));
87 1.1 leo void pcibusattach __P((struct device *, struct device *, void *));
88 1.1 leo
89 1.14 thomas static void enable_pci_devices __P((void));
90 1.14 thomas static void insert_into_list __P((PCI_MEMREG *head, struct pci_memreg *elem));
91 1.14 thomas static int overlap_pci_areas __P((struct pci_memreg *p,
92 1.14 thomas struct pci_memreg *self, u_int addr, u_int size, u_int what));
93 1.1 leo static int pci_config_offset __P((pcitag_t));
94 1.1 leo
95 1.1 leo struct cfattach pcibus_ca = {
96 1.1 leo sizeof(struct device), pcibusmatch, pcibusattach
97 1.1 leo };
98 1.1 leo
99 1.1 leo int
100 1.5 leo pcibusmatch(pdp, cfp, auxp)
101 1.1 leo struct device *pdp;
102 1.5 leo struct cfdata *cfp;
103 1.5 leo void *auxp;
104 1.1 leo {
105 1.1 leo if(atari_realconfig == 0)
106 1.1 leo return (0);
107 1.1 leo if (strcmp((char *)auxp, "pcibus") || cfp->cf_unit != 0)
108 1.1 leo return(0);
109 1.1 leo return(machineid & ATARI_HADES ? 1 : 0);
110 1.1 leo }
111 1.1 leo
112 1.1 leo void
113 1.1 leo pcibusattach(pdp, dp, auxp)
114 1.1 leo struct device *pdp, *dp;
115 1.1 leo void *auxp;
116 1.1 leo {
117 1.1 leo struct pcibus_attach_args pba;
118 1.11 leo bus_space_tag_t leb_alloc_bus_space_tag __P((void));
119 1.11 leo
120 1.1 leo
121 1.14 thomas enable_pci_devices();
122 1.14 thomas
123 1.1 leo pba.pba_busname = "pci";
124 1.4 leo pba.pba_pc = NULL;
125 1.1 leo pba.pba_bus = 0;
126 1.7 cgd pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
127 1.10 leo pba.pba_dmat = BUS_PCI_DMA_TAG;
128 1.11 leo pba.pba_iot = leb_alloc_bus_space_tag();
129 1.11 leo pba.pba_memt = leb_alloc_bus_space_tag();
130 1.11 leo if ((pba.pba_iot == NULL) || (pba.pba_memt == NULL)) {
131 1.11 leo printf("leb_alloc_bus_space_tag failed!\n");
132 1.11 leo return;
133 1.11 leo }
134 1.11 leo pba.pba_iot->base = PCI_IO_PHYS;
135 1.11 leo pba.pba_memt->base = PCI_MEM_PHYS;
136 1.6 leo
137 1.9 leo MFP2->mf_aer &= ~(0x27); /* PCI interrupts: HIGH -> LOW */
138 1.9 leo
139 1.6 leo printf("\n");
140 1.1 leo
141 1.1 leo config_found(dp, &pba, pcibusprint);
142 1.1 leo }
143 1.1 leo
144 1.1 leo int
145 1.1 leo pcibusprint(auxp, name)
146 1.1 leo void *auxp;
147 1.1 leo const char *name;
148 1.1 leo {
149 1.1 leo if(name == NULL)
150 1.1 leo return(UNCONF);
151 1.1 leo return(QUIET);
152 1.1 leo }
153 1.1 leo
154 1.1 leo void
155 1.1 leo pci_attach_hook(parent, self, pba)
156 1.1 leo struct device *parent, *self;
157 1.1 leo struct pcibus_attach_args *pba;
158 1.1 leo {
159 1.1 leo }
160 1.1 leo
161 1.1 leo /*
162 1.9 leo * Initialize the PCI-bus. The Atari-BIOS does not do this, so....
163 1.14 thomas * We only disable all devices here. Memory and I/O enabling is done
164 1.14 thomas * later at pcibusattach.
165 1.9 leo */
166 1.9 leo void
167 1.9 leo init_pci_bus()
168 1.9 leo {
169 1.9 leo pci_chipset_tag_t pc = NULL; /* XXX */
170 1.9 leo pcitag_t tag;
171 1.14 thomas pcireg_t csr;
172 1.14 thomas int device, id, maxndevs;
173 1.9 leo
174 1.14 thomas tag = 0;
175 1.14 thomas id = 0;
176 1.9 leo
177 1.9 leo maxndevs = pci_bus_maxdevs(pc, 0);
178 1.9 leo
179 1.9 leo for (device = 0; device < maxndevs; device++) {
180 1.9 leo
181 1.9 leo tag = pci_make_tag(pc, 0, device, 0);
182 1.9 leo id = pci_conf_read(pc, tag, PCI_ID_REG);
183 1.9 leo if (id == 0 || id == 0xffffffff)
184 1.9 leo continue;
185 1.9 leo
186 1.14 thomas csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
187 1.14 thomas csr &= ~(PCI_COMMAND_MEM_ENABLE|PCI_COMMAND_IO_ENABLE);
188 1.14 thomas csr &= ~PCI_COMMAND_MASTER_ENABLE;
189 1.14 thomas pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
190 1.14 thomas }
191 1.17 leo
192 1.17 leo /*
193 1.17 leo * Scan the bus for a VGA-card that we support. If we find
194 1.17 leo * one, try to initialize it to a 'standard' text mode (80x25).
195 1.17 leo */
196 1.17 leo check_for_vga();
197 1.14 thomas }
198 1.14 thomas
199 1.14 thomas /*
200 1.14 thomas * insert a new element in an existing list that the ID's (size in struct
201 1.14 thomas * pci_memreg) are sorted.
202 1.14 thomas */
203 1.14 thomas static void
204 1.14 thomas insert_into_list(head, elem)
205 1.14 thomas PCI_MEMREG *head;
206 1.14 thomas struct pci_memreg *elem;
207 1.14 thomas {
208 1.14 thomas struct pci_memreg *p, *q;
209 1.14 thomas
210 1.14 thomas p = LIST_FIRST(head);
211 1.14 thomas q = NULL;
212 1.14 thomas
213 1.14 thomas for (; p != NULL && p->size < elem->size; q = p, p = LIST_NEXT(p, link));
214 1.14 thomas
215 1.14 thomas if (q == NULL) {
216 1.14 thomas LIST_INSERT_HEAD(head, elem, link);
217 1.14 thomas } else {
218 1.14 thomas LIST_INSERT_AFTER(q, elem, link);
219 1.14 thomas }
220 1.14 thomas }
221 1.14 thomas
222 1.14 thomas /*
223 1.14 thomas * Test if a new selected area overlaps with an already (probably preselected)
224 1.14 thomas * pci area.
225 1.14 thomas */
226 1.14 thomas static int
227 1.14 thomas overlap_pci_areas(p, self, addr, size, what)
228 1.14 thomas struct pci_memreg *p, *self;
229 1.14 thomas u_int addr, size, what;
230 1.14 thomas {
231 1.14 thomas struct pci_memreg *q;
232 1.14 thomas
233 1.14 thomas if (p == NULL)
234 1.14 thomas return 0;
235 1.14 thomas
236 1.14 thomas q = p;
237 1.14 thomas while (q != NULL) {
238 1.14 thomas if ((q != self) && (q->csr & what)) {
239 1.14 thomas if ((addr >= q->address) && (addr < (q->address + q->size))) {
240 1.14 thomas #ifdef DEBUG_PCI_MACHDEP
241 1.14 thomas printf("\noverlap area dev %d reg 0x%02x with dev %d reg 0x%02x",
242 1.14 thomas self->dev, self->reg, q->dev, q->reg);
243 1.14 thomas #endif
244 1.14 thomas return 1;
245 1.14 thomas }
246 1.14 thomas if ((q->address >= addr) && (q->address < (addr + size))) {
247 1.14 thomas #ifdef DEBUG_PCI_MACHDEP
248 1.14 thomas printf("\noverlap area dev %d reg 0x%02x with dev %d reg 0x%02x",
249 1.14 thomas self->dev, self->reg, q->dev, q->reg);
250 1.14 thomas #endif
251 1.14 thomas return 1;
252 1.14 thomas }
253 1.14 thomas }
254 1.14 thomas q = LIST_NEXT(q, link);
255 1.14 thomas }
256 1.14 thomas return 0;
257 1.14 thomas }
258 1.14 thomas
259 1.14 thomas /*
260 1.14 thomas * Enable memory and I/O on pci devices. Care about already enabled devices
261 1.14 thomas * (probabaly by the console driver).
262 1.14 thomas *
263 1.14 thomas * The idea behind the following code is:
264 1.14 thomas * We build a by sizes sorted list of the requirements of the different
265 1.14 thomas * pci devices. After that we choose the start addresses of that areas
266 1.14 thomas * in such a way that they are placed as closed as possible together.
267 1.14 thomas */
268 1.14 thomas static void
269 1.14 thomas enable_pci_devices()
270 1.14 thomas {
271 1.14 thomas PCI_MEMREG memlist;
272 1.14 thomas PCI_MEMREG iolist;
273 1.14 thomas struct pci_memreg *p, *q;
274 1.14 thomas int dev, reg, id, class;
275 1.14 thomas pcitag_t tag;
276 1.14 thomas pcireg_t csr, address, mask;
277 1.14 thomas pci_chipset_tag_t pc;
278 1.14 thomas int sizecnt, membase_1m;
279 1.14 thomas
280 1.14 thomas pc = 0;
281 1.14 thomas csr = 0;
282 1.14 thomas tag = 0;
283 1.14 thomas
284 1.14 thomas LIST_INIT(&memlist);
285 1.14 thomas LIST_INIT(&iolist);
286 1.14 thomas
287 1.14 thomas /*
288 1.14 thomas * first step: go through all devices and gather memory and I/O
289 1.14 thomas * sizes
290 1.14 thomas */
291 1.14 thomas for (dev = 0; dev < pci_bus_maxdevs(pc,0); dev++) {
292 1.14 thomas
293 1.14 thomas tag = pci_make_tag(pc, 0, dev, 0);
294 1.14 thomas id = pci_conf_read(pc, tag, PCI_ID_REG);
295 1.14 thomas if (id == 0 || id == 0xffffffff)
296 1.14 thomas continue;
297 1.14 thomas
298 1.14 thomas csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
299 1.14 thomas
300 1.14 thomas /*
301 1.14 thomas * special case: if a display card is found and memory is enabled
302 1.14 thomas * preserve 128k at 0xa0000 as vga memory.
303 1.18 leo * XXX: if a display card is found without being enabled, leave
304 1.18 leo * it alone! You will usually only create conflicts by enabeling
305 1.18 leo * it.
306 1.14 thomas */
307 1.14 thomas class = pci_conf_read(pc, tag, PCI_CLASS_REG);
308 1.14 thomas switch (PCI_CLASS(class)) {
309 1.14 thomas case PCI_CLASS_PREHISTORIC:
310 1.14 thomas case PCI_CLASS_DISPLAY:
311 1.18 leo if (csr & (PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE)) {
312 1.14 thomas p = (struct pci_memreg *)malloc(sizeof(struct pci_memreg),
313 1.14 thomas M_TEMP, M_WAITOK);
314 1.14 thomas memset(p, '\0', sizeof(struct pci_memreg));
315 1.14 thomas p->dev = dev;
316 1.14 thomas p->csr = csr;
317 1.14 thomas p->tag = tag;
318 1.14 thomas p->reg = 0; /* there is no register about this */
319 1.14 thomas p->size = 0x20000; /* 128kByte */
320 1.14 thomas p->mask = 0xfffe0000;
321 1.14 thomas p->address = 0xa0000;
322 1.14 thomas
323 1.14 thomas insert_into_list(&memlist, p);
324 1.18 leo }
325 1.18 leo else continue;
326 1.9 leo }
327 1.9 leo
328 1.14 thomas for (reg = PCI_MAPREG_START; reg < PCI_MAPREG_END; reg += 4) {
329 1.14 thomas
330 1.14 thomas address = pci_conf_read(pc, tag, reg);
331 1.14 thomas pci_conf_write(pc, tag, reg, 0xffffffff);
332 1.14 thomas mask = pci_conf_read(pc, tag, reg);
333 1.14 thomas pci_conf_write(pc, tag, reg, address);
334 1.14 thomas if (mask == 0)
335 1.14 thomas continue; /* Register unused */
336 1.14 thomas
337 1.14 thomas p = (struct pci_memreg *)malloc(sizeof(struct pci_memreg),
338 1.14 thomas M_TEMP, M_WAITOK);
339 1.14 thomas memset(p, '\0', sizeof(struct pci_memreg));
340 1.14 thomas p->dev = dev;
341 1.14 thomas p->csr = csr;
342 1.14 thomas p->tag = tag;
343 1.14 thomas p->reg = reg;
344 1.14 thomas p->mask = mask;
345 1.14 thomas p->address = 0;
346 1.14 thomas
347 1.14 thomas if (mask & PCI_MAPREG_TYPE_IO) {
348 1.14 thomas p->size = PCI_MAPREG_IO_SIZE(mask);
349 1.14 thomas
350 1.14 thomas /*
351 1.14 thomas * if I/O is already enabled (probably by the console driver)
352 1.14 thomas * save the address in order to take care about it later.
353 1.14 thomas */
354 1.14 thomas if (csr & PCI_COMMAND_IO_ENABLE)
355 1.14 thomas p->address = address;
356 1.14 thomas
357 1.14 thomas insert_into_list(&iolist, p);
358 1.14 thomas } else {
359 1.14 thomas p->size = PCI_MAPREG_MEM_SIZE(mask);
360 1.14 thomas
361 1.14 thomas /*
362 1.14 thomas * if memory is already enabled (probably by the console driver)
363 1.14 thomas * save the address in order to take care about it later.
364 1.14 thomas */
365 1.14 thomas if (csr & PCI_COMMAND_MEM_ENABLE)
366 1.14 thomas p->address = address;
367 1.14 thomas
368 1.14 thomas insert_into_list(&memlist, p);
369 1.9 leo
370 1.14 thomas if (PCI_MAPREG_MEM_TYPE(mask) == PCI_MAPREG_MEM_TYPE_64BIT)
371 1.14 thomas reg++;
372 1.14 thomas }
373 1.14 thomas }
374 1.9 leo
375 1.14 thomas /*
376 1.14 thomas * Both interrupt pin & line are set to the device (== slot)
377 1.14 thomas * number. This makes sense on the atari because the
378 1.14 thomas * individual slots are hard-wired to a specific MFP-pin.
379 1.14 thomas */
380 1.14 thomas csr = (dev << PCI_INTERRUPT_PIN_SHIFT);
381 1.14 thomas csr |= (dev << PCI_INTERRUPT_LINE_SHIFT);
382 1.14 thomas pci_conf_write(pc, tag, PCI_INTERRUPT_REG, csr);
383 1.14 thomas }
384 1.14 thomas
385 1.14 thomas /*
386 1.14 thomas * second step: calculate the memory and I/O adresses beginning from
387 1.14 thomas * PCI_MEM_START and PCI_IO_START. Care about already mapped areas.
388 1.14 thomas *
389 1.14 thomas * beginn with memory list
390 1.14 thomas */
391 1.14 thomas
392 1.14 thomas address = PCI_MEM_START;
393 1.14 thomas sizecnt = 0;
394 1.14 thomas membase_1m = 0;
395 1.14 thomas p = LIST_FIRST(&memlist);
396 1.14 thomas while (p != NULL) {
397 1.14 thomas if (!(p->csr & PCI_COMMAND_MEM_ENABLE)) {
398 1.14 thomas if (PCI_MAPREG_MEM_TYPE(p->mask) == PCI_MAPREG_MEM_TYPE_32BIT_1M) {
399 1.14 thomas if (p->size > membase_1m)
400 1.14 thomas membase_1m = p->size;
401 1.14 thomas do {
402 1.14 thomas p->address = membase_1m;
403 1.14 thomas membase_1m += p->size;
404 1.14 thomas } while (overlap_pci_areas(LIST_FIRST(&memlist), p, p->address,
405 1.14 thomas p->size, PCI_COMMAND_MEM_ENABLE));
406 1.14 thomas if (membase_1m > 0x00100000) {
407 1.14 thomas /*
408 1.14 thomas * Should we panic here?
409 1.14 thomas */
410 1.14 thomas printf("\npcibus0: dev %d reg %d: memory not configured",
411 1.14 thomas p->dev, p->reg);
412 1.14 thomas p->reg = 0;
413 1.9 leo }
414 1.14 thomas } else {
415 1.9 leo
416 1.14 thomas if (sizecnt && (p->size > sizecnt))
417 1.14 thomas sizecnt = ((p->size + sizecnt) & p->mask) &
418 1.14 thomas PCI_MAPREG_MEM_ADDR_MASK;
419 1.14 thomas if (sizecnt > address) {
420 1.14 thomas address = sizecnt;
421 1.14 thomas sizecnt = 0;
422 1.14 thomas }
423 1.9 leo
424 1.14 thomas do {
425 1.14 thomas p->address = address + sizecnt;
426 1.14 thomas sizecnt += p->size;
427 1.14 thomas } while (overlap_pci_areas(LIST_FIRST(&memlist), p, p->address,
428 1.14 thomas p->size, PCI_COMMAND_MEM_ENABLE));
429 1.14 thomas
430 1.14 thomas if ((address + sizecnt) > PCI_MEM_END) {
431 1.14 thomas /*
432 1.14 thomas * Should we panic here?
433 1.14 thomas */
434 1.14 thomas printf("\npcibus0: dev %d reg %d: memory not configured",
435 1.14 thomas p->dev, p->reg);
436 1.14 thomas p->reg = 0;
437 1.14 thomas }
438 1.14 thomas }
439 1.14 thomas if (p->reg > 0) {
440 1.14 thomas pci_conf_write(pc, p->tag, p->reg, p->address);
441 1.14 thomas csr = pci_conf_read(pc, p->tag, PCI_COMMAND_STATUS_REG);
442 1.14 thomas csr |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
443 1.14 thomas pci_conf_write(pc, p->tag, PCI_COMMAND_STATUS_REG, csr);
444 1.14 thomas }
445 1.14 thomas }
446 1.14 thomas p = LIST_NEXT(p, link);
447 1.14 thomas }
448 1.9 leo
449 1.14 thomas /*
450 1.14 thomas * now the I/O list
451 1.14 thomas */
452 1.14 thomas
453 1.14 thomas address = PCI_IO_START;
454 1.14 thomas sizecnt = 0;
455 1.14 thomas p = LIST_FIRST(&iolist);
456 1.14 thomas while (p != NULL) {
457 1.14 thomas if (!(p->csr & PCI_COMMAND_IO_ENABLE)) {
458 1.14 thomas
459 1.14 thomas if (sizecnt && (p->size > sizecnt))
460 1.14 thomas sizecnt = ((p->size + sizecnt) & p->mask) &
461 1.14 thomas PCI_MAPREG_IO_ADDR_MASK;
462 1.14 thomas if (sizecnt > address) {
463 1.14 thomas address = sizecnt;
464 1.14 thomas sizecnt = 0;
465 1.14 thomas }
466 1.14 thomas
467 1.14 thomas do {
468 1.14 thomas p->address = address + sizecnt;
469 1.14 thomas sizecnt += p->size;
470 1.14 thomas } while (overlap_pci_areas(LIST_FIRST(&iolist), p, p->address,
471 1.14 thomas p->size, PCI_COMMAND_IO_ENABLE));
472 1.9 leo
473 1.14 thomas if ((address + sizecnt) > PCI_IO_END) {
474 1.9 leo /*
475 1.14 thomas * Should we panic here?
476 1.9 leo */
477 1.14 thomas printf("\npcibus0: dev %d reg %d: io not configured",
478 1.14 thomas p->dev, p->reg);
479 1.14 thomas } else {
480 1.14 thomas pci_conf_write(pc, p->tag, p->reg, p->address);
481 1.14 thomas csr = pci_conf_read(pc, p->tag, PCI_COMMAND_STATUS_REG);
482 1.14 thomas csr |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MASTER_ENABLE;
483 1.14 thomas pci_conf_write(pc, p->tag, PCI_COMMAND_STATUS_REG, csr);
484 1.14 thomas }
485 1.9 leo }
486 1.14 thomas p = LIST_NEXT(p, link);
487 1.14 thomas }
488 1.14 thomas
489 1.14 thomas #ifdef DEBUG_PCI_MACHDEP
490 1.14 thomas printf("\nI/O List:\n");
491 1.14 thomas p = LIST_FIRST(&iolist);
492 1.14 thomas
493 1.14 thomas while (p != NULL) {
494 1.14 thomas printf("\ndev: %d, reg: 0x%02x, size: 0x%08x, addr: 0x%08x", p->dev,
495 1.14 thomas p->reg, p->size, p->address);
496 1.14 thomas p = LIST_NEXT(p, link);
497 1.14 thomas }
498 1.14 thomas printf("\nMemlist:");
499 1.14 thomas p = LIST_FIRST(&memlist);
500 1.14 thomas
501 1.14 thomas while (p != NULL) {
502 1.14 thomas printf("\ndev: %d, reg: 0x%02x, size: 0x%08x, addr: 0x%08x", p->dev,
503 1.14 thomas p->reg, p->size, p->address);
504 1.14 thomas p = LIST_NEXT(p, link);
505 1.14 thomas }
506 1.14 thomas #endif
507 1.14 thomas
508 1.14 thomas /*
509 1.14 thomas * Free the lists
510 1.14 thomas */
511 1.14 thomas p = LIST_FIRST(&iolist);
512 1.14 thomas while (p != NULL) {
513 1.14 thomas q = p;
514 1.14 thomas LIST_REMOVE(q, link);
515 1.14 thomas free(p, M_WAITOK);
516 1.14 thomas p = LIST_FIRST(&iolist);
517 1.14 thomas }
518 1.14 thomas p = LIST_FIRST(&memlist);
519 1.14 thomas while (p != NULL) {
520 1.14 thomas q = p;
521 1.14 thomas LIST_REMOVE(q, link);
522 1.14 thomas free(p, M_WAITOK);
523 1.14 thomas p = LIST_FIRST(&memlist);
524 1.14 thomas }
525 1.9 leo }
526 1.9 leo
527 1.9 leo /*
528 1.1 leo * Atari_init.c maps the config areas NBPG bytes apart....
529 1.1 leo */
530 1.1 leo static int pci_config_offset(tag)
531 1.1 leo pcitag_t tag;
532 1.1 leo {
533 1.1 leo int device;
534 1.1 leo
535 1.1 leo device = (tag >> 11) & 0x1f;
536 1.1 leo return(device * NBPG);
537 1.1 leo }
538 1.1 leo
539 1.1 leo int
540 1.1 leo pci_bus_maxdevs(pc, busno)
541 1.1 leo pci_chipset_tag_t pc;
542 1.1 leo int busno;
543 1.1 leo {
544 1.1 leo return (4);
545 1.1 leo }
546 1.1 leo
547 1.1 leo pcitag_t
548 1.1 leo pci_make_tag(pc, bus, device, function)
549 1.1 leo pci_chipset_tag_t pc;
550 1.1 leo int bus, device, function;
551 1.1 leo {
552 1.1 leo return ((bus << 16) | (device << 11) | (function << 8));
553 1.1 leo }
554 1.1 leo
555 1.1 leo pcireg_t
556 1.1 leo pci_conf_read(pc, tag, reg)
557 1.1 leo pci_chipset_tag_t pc;
558 1.1 leo pcitag_t tag;
559 1.1 leo int reg;
560 1.1 leo {
561 1.1 leo u_long data;
562 1.1 leo
563 1.1 leo data = *(u_long *)(pci_conf_addr + pci_config_offset(tag) + reg);
564 1.9 leo return (bswap32(data));
565 1.1 leo }
566 1.1 leo
567 1.1 leo void
568 1.1 leo pci_conf_write(pc, tag, reg, data)
569 1.1 leo pci_chipset_tag_t pc;
570 1.1 leo pcitag_t tag;
571 1.1 leo int reg;
572 1.1 leo pcireg_t data;
573 1.1 leo {
574 1.9 leo *((u_long *)(pci_conf_addr + pci_config_offset(tag) + reg))
575 1.9 leo = bswap32(data);
576 1.1 leo }
577 1.1 leo
578 1.1 leo int
579 1.1 leo pci_intr_map(pc, intrtag, pin, line, ihp)
580 1.1 leo pci_chipset_tag_t pc;
581 1.1 leo pcitag_t intrtag;
582 1.1 leo int pin, line;
583 1.1 leo pci_intr_handle_t *ihp;
584 1.1 leo {
585 1.9 leo /*
586 1.9 leo * According to the PCI-spec, 255 means `unknown' or `no connection'.
587 1.9 leo * Interpret this as 'no interrupt assigned'.
588 1.9 leo */
589 1.9 leo if (line == 255) {
590 1.9 leo *ihp = -1;
591 1.9 leo return 1;
592 1.9 leo }
593 1.9 leo
594 1.9 leo /*
595 1.9 leo * Values are pretty useless because the on the Hades all interrupt
596 1.9 leo * lines for a card are tied together and hardwired to the TT-MFP
597 1.9 leo * I/O port.
598 1.9 leo */
599 1.9 leo *ihp = line;
600 1.9 leo return 0;
601 1.1 leo }
602 1.1 leo
603 1.1 leo const char *
604 1.1 leo pci_intr_string(pc, ih)
605 1.1 leo pci_chipset_tag_t pc;
606 1.1 leo pci_intr_handle_t ih;
607 1.1 leo {
608 1.1 leo static char irqstr[8]; /* 4 + 2 + NULL + sanity */
609 1.1 leo
610 1.9 leo if (ih == -1)
611 1.1 leo panic("pci_intr_string: bogus handle 0x%x\n", ih);
612 1.1 leo
613 1.3 christos sprintf(irqstr, "irq %d", ih);
614 1.1 leo return (irqstr);
615 1.1 leo
616 1.1 leo }
617 1.1 leo
618 1.9 leo /*
619 1.9 leo * The interrupt stuff is rather ugly. On the Hades, all interrupt lines
620 1.9 leo * for a slot are wired together and connected to IO 0,1,2 or 5 (slots:
621 1.9 leo * (0-3) on the TT-MFP. The Pci-config code initializes the irq. number
622 1.9 leo * to the slot position.
623 1.9 leo */
624 1.9 leo static pci_intr_info_t iinfo[4] = { { -1 }, { -1 }, { -1 }, { -1 } };
625 1.9 leo
626 1.9 leo static int iifun __P((int, int));
627 1.9 leo
628 1.9 leo static int
629 1.9 leo iifun(slot, sr)
630 1.9 leo int slot;
631 1.9 leo int sr;
632 1.9 leo {
633 1.9 leo pci_intr_info_t *iinfo_p;
634 1.9 leo int s;
635 1.9 leo
636 1.9 leo iinfo_p = &iinfo[slot];
637 1.9 leo
638 1.9 leo /*
639 1.9 leo * Disable the interrupts
640 1.9 leo */
641 1.9 leo MFP2->mf_imrb &= ~iinfo_p->imask;
642 1.9 leo
643 1.12 leo if ((sr & PSL_IPL) >= (iinfo_p->ipl & PSL_IPL)) {
644 1.9 leo /*
645 1.9 leo * We're running at a too high priority now.
646 1.9 leo */
647 1.9 leo add_sicallback((si_farg)iifun, (void*)slot, 0);
648 1.9 leo }
649 1.9 leo else {
650 1.9 leo s = splx(iinfo_p->ipl);
651 1.9 leo (void) (iinfo_p->ifunc)(iinfo_p->iarg);
652 1.9 leo splx(s);
653 1.9 leo
654 1.9 leo /*
655 1.9 leo * Re-enable interrupts after handling
656 1.9 leo */
657 1.9 leo MFP2->mf_imrb |= iinfo_p->imask;
658 1.9 leo }
659 1.9 leo return 1;
660 1.9 leo }
661 1.9 leo
662 1.1 leo void *
663 1.9 leo pci_intr_establish(pc, ih, level, ih_fun, ih_arg)
664 1.9 leo pci_chipset_tag_t pc;
665 1.9 leo pci_intr_handle_t ih;
666 1.9 leo int level;
667 1.9 leo int (*ih_fun) __P((void *));
668 1.9 leo void *ih_arg;
669 1.9 leo {
670 1.9 leo pci_intr_info_t *iinfo_p;
671 1.9 leo struct intrhand *ihand;
672 1.9 leo int slot;
673 1.9 leo
674 1.9 leo slot = ih;
675 1.9 leo iinfo_p = &iinfo[slot];
676 1.9 leo
677 1.9 leo if (iinfo_p->ipl > 0)
678 1.9 leo panic("pci_intr_establish: interrupt was already established\n");
679 1.9 leo
680 1.9 leo ihand = intr_establish((slot == 3) ? 23 : 16 + slot, USER_VEC, 0,
681 1.9 leo (hw_ifun_t)iifun, (void *)slot);
682 1.9 leo if (ihand != NULL) {
683 1.9 leo iinfo_p->ipl = level;
684 1.9 leo iinfo_p->imask = (slot == 3) ? 0x80 : (0x01 << slot);
685 1.9 leo iinfo_p->ifunc = ih_fun;
686 1.9 leo iinfo_p->iarg = ih_arg;
687 1.9 leo iinfo_p->ihand = ihand;
688 1.9 leo
689 1.9 leo /*
690 1.9 leo * Enable (unmask) the interrupt
691 1.9 leo */
692 1.9 leo MFP2->mf_imrb |= iinfo_p->imask;
693 1.9 leo MFP2->mf_ierb |= iinfo_p->imask;
694 1.9 leo return(iinfo_p);
695 1.9 leo }
696 1.1 leo return NULL;
697 1.1 leo }
698 1.1 leo
699 1.1 leo void
700 1.1 leo pci_intr_disestablish(pc, cookie)
701 1.1 leo pci_chipset_tag_t pc;
702 1.1 leo void *cookie;
703 1.1 leo {
704 1.9 leo pci_intr_info_t *iinfo_p = (pci_intr_info_t *)cookie;
705 1.9 leo
706 1.9 leo if (iinfo->ipl < 0)
707 1.9 leo panic("pci_intr_disestablish: interrupt was not established\n");
708 1.9 leo
709 1.9 leo MFP2->mf_imrb &= ~iinfo->imask;
710 1.9 leo MFP2->mf_ierb &= ~iinfo->imask;
711 1.9 leo (void) intr_disestablish(iinfo_p->ihand);
712 1.9 leo iinfo_p->ipl = -1;
713 1.1 leo }
714