Home | History | Annotate | Line # | Download | only in pci
pci_machdep.c revision 1.21.2.1
      1  1.21.2.1   minoura /*	$NetBSD: pci_machdep.c,v 1.21.2.1 2000/06/22 16:59:39 minoura Exp $	*/
      2       1.1       leo 
      3       1.1       leo /*
      4       1.1       leo  * Copyright (c) 1996 Leo Weppelman.  All rights reserved.
      5       1.7       cgd  * Copyright (c) 1996, 1997 Christopher G. Demetriou.  All rights reserved.
      6      1.13   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7       1.1       leo  *
      8       1.1       leo  * Redistribution and use in source and binary forms, with or without
      9       1.1       leo  * modification, are permitted provided that the following conditions
     10       1.1       leo  * are met:
     11       1.1       leo  * 1. Redistributions of source code must retain the above copyright
     12       1.1       leo  *    notice, this list of conditions and the following disclaimer.
     13       1.1       leo  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1       leo  *    notice, this list of conditions and the following disclaimer in the
     15       1.1       leo  *    documentation and/or other materials provided with the distribution.
     16       1.1       leo  * 3. All advertising materials mentioning features or use of this software
     17       1.1       leo  *    must display the following acknowledgement:
     18      1.13   mycroft  *	This product includes software developed by Charles M. Hannum.
     19       1.1       leo  * 4. The name of the author may not be used to endorse or promote products
     20       1.1       leo  *    derived from this software without specific prior written permission.
     21       1.1       leo  *
     22       1.1       leo  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23       1.1       leo  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24       1.1       leo  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25       1.1       leo  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26       1.1       leo  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27       1.1       leo  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28       1.1       leo  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29       1.1       leo  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30       1.1       leo  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31       1.1       leo  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32       1.1       leo  */
     33       1.1       leo 
     34       1.1       leo #include <sys/types.h>
     35       1.1       leo #include <sys/param.h>
     36       1.1       leo #include <sys/time.h>
     37       1.1       leo #include <sys/systm.h>
     38       1.1       leo #include <sys/errno.h>
     39       1.1       leo #include <sys/device.h>
     40      1.14    thomas #include <sys/malloc.h>
     41       1.1       leo 
     42       1.1       leo #include <vm/vm.h>
     43       1.1       leo #include <vm/vm_kern.h>
     44       1.1       leo 
     45       1.1       leo #include <dev/pci/pcivar.h>
     46       1.1       leo #include <dev/pci/pcireg.h>
     47       1.1       leo 
     48       1.1       leo #include <machine/cpu.h>
     49       1.1       leo #include <machine/iomap.h>
     50       1.9       leo #include <machine/mfp.h>
     51      1.16       leo #include <machine/bswap.h>
     52      1.10       leo #include <machine/bus.h>
     53      1.10       leo 
     54       1.1       leo #include <atari/atari/device.h>
     55      1.17       leo #include <atari/pci/pci_vga.h>
     56       1.1       leo 
     57       1.9       leo /*
     58      1.14    thomas  * Sizes of pci memory and I/O area.
     59       1.9       leo  */
     60      1.14    thomas #define PCI_MEM_END     0x10000000      /* 256 MByte */
     61      1.14    thomas #define PCI_IO_END      0x10000000      /* 256 MByte */
     62      1.14    thomas 
     63      1.14    thomas /*
     64      1.14    thomas  * We preserve some space at the begin of the pci area for 32BIT_1M
     65      1.14    thomas  * devices and standard vga.
     66      1.14    thomas  */
     67      1.14    thomas #define PCI_MEM_START   0x00100000      /*   1 MByte */
     68      1.15    thomas #define PCI_IO_START    0x00004000      /*  16 kByte (some PCI cards allow only
     69      1.20    thomas 					    I/O adresses up to 0xffff) */
     70      1.20    thomas 
     71      1.20    thomas /*
     72      1.20    thomas  * PCI memory and IO should be aligned acording to this masks
     73      1.20    thomas  */
     74      1.20    thomas #define PCI_MACHDEP_IO_ALIGN_MASK	0xffffff00
     75      1.20    thomas #define PCI_MACHDEP_MEM_ALIGN_MASK	0xfffff000
     76      1.20    thomas 
     77      1.19       leo /*
     78      1.19       leo  * Convert a PCI 'device' number to a slot number.
     79      1.19       leo  */
     80      1.19       leo #define	DEV2SLOT(dev)	(3 - dev)
     81      1.14    thomas 
     82      1.14    thomas /*
     83      1.14    thomas  * Struct to hold the memory and I/O datas of the pci devices
     84      1.14    thomas  */
     85      1.14    thomas struct pci_memreg {
     86      1.14    thomas     LIST_ENTRY(pci_memreg) link;
     87      1.14    thomas     int dev;
     88      1.14    thomas     pcitag_t tag;
     89      1.14    thomas     pcireg_t reg, address, mask;
     90      1.14    thomas     u_int32_t size;
     91      1.14    thomas     u_int32_t csr;
     92      1.14    thomas };
     93      1.14    thomas 
     94      1.14    thomas typedef LIST_HEAD(pci_memreg_head, pci_memreg) PCI_MEMREG;
     95       1.9       leo 
     96       1.1       leo int	pcibusprint __P((void *auxp, const char *));
     97       1.5       leo int	pcibusmatch __P((struct device *, struct cfdata *, void *));
     98       1.1       leo void	pcibusattach __P((struct device *, struct device *, void *));
     99       1.1       leo 
    100      1.14    thomas static void enable_pci_devices __P((void));
    101      1.14    thomas static void insert_into_list __P((PCI_MEMREG *head, struct pci_memreg *elem));
    102      1.14    thomas static int overlap_pci_areas __P((struct pci_memreg *p,
    103      1.14    thomas 	struct pci_memreg *self, u_int addr, u_int size, u_int what));
    104       1.1       leo static int pci_config_offset __P((pcitag_t));
    105       1.1       leo 
    106       1.1       leo struct cfattach pcibus_ca = {
    107       1.1       leo 	sizeof(struct device), pcibusmatch, pcibusattach
    108       1.1       leo };
    109       1.1       leo 
    110       1.1       leo int
    111       1.5       leo pcibusmatch(pdp, cfp, auxp)
    112       1.1       leo struct device	*pdp;
    113       1.5       leo struct cfdata	*cfp;
    114       1.5       leo void		*auxp;
    115       1.1       leo {
    116       1.1       leo 	if(atari_realconfig == 0)
    117       1.1       leo 		return (0);
    118       1.1       leo 	if (strcmp((char *)auxp, "pcibus") || cfp->cf_unit != 0)
    119       1.1       leo 		return(0);
    120       1.1       leo 	return(machineid & ATARI_HADES ? 1 : 0);
    121       1.1       leo }
    122       1.1       leo 
    123       1.1       leo void
    124       1.1       leo pcibusattach(pdp, dp, auxp)
    125       1.1       leo struct device	*pdp, *dp;
    126       1.1       leo void		*auxp;
    127       1.1       leo {
    128       1.1       leo 	struct pcibus_attach_args	pba;
    129       1.1       leo 
    130      1.14    thomas 	enable_pci_devices();
    131      1.14    thomas 
    132       1.1       leo 	pba.pba_busname = "pci";
    133       1.4       leo 	pba.pba_pc      = NULL;
    134       1.1       leo 	pba.pba_bus     = 0;
    135       1.7       cgd 	pba.pba_flags	= PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
    136      1.10       leo 	pba.pba_dmat	= BUS_PCI_DMA_TAG;
    137      1.21       leo 	pba.pba_iot     = leb_alloc_bus_space_tag(NULL);
    138      1.21       leo 	pba.pba_memt    = leb_alloc_bus_space_tag(NULL);
    139      1.11       leo 	if ((pba.pba_iot == NULL) || (pba.pba_memt == NULL)) {
    140      1.11       leo 		printf("leb_alloc_bus_space_tag failed!\n");
    141      1.11       leo 		return;
    142      1.11       leo 	}
    143      1.11       leo 	pba.pba_iot->base  = PCI_IO_PHYS;
    144      1.11       leo 	pba.pba_memt->base = PCI_MEM_PHYS;
    145       1.6       leo 
    146       1.9       leo 	MFP2->mf_aer &= ~(0x27); /* PCI interrupts: HIGH -> LOW */
    147       1.9       leo 
    148       1.6       leo 	printf("\n");
    149       1.1       leo 
    150       1.1       leo 	config_found(dp, &pba, pcibusprint);
    151       1.1       leo }
    152       1.1       leo 
    153       1.1       leo int
    154       1.1       leo pcibusprint(auxp, name)
    155       1.1       leo void		*auxp;
    156       1.1       leo const char	*name;
    157       1.1       leo {
    158       1.1       leo 	if(name == NULL)
    159       1.1       leo 		return(UNCONF);
    160       1.1       leo 	return(QUIET);
    161       1.1       leo }
    162       1.1       leo 
    163       1.1       leo void
    164       1.1       leo pci_attach_hook(parent, self, pba)
    165       1.1       leo 	struct device *parent, *self;
    166       1.1       leo 	struct pcibus_attach_args *pba;
    167       1.1       leo {
    168       1.1       leo }
    169       1.1       leo 
    170       1.1       leo /*
    171       1.9       leo  * Initialize the PCI-bus. The Atari-BIOS does not do this, so....
    172      1.14    thomas  * We only disable all devices here. Memory and I/O enabling is done
    173      1.14    thomas  * later at pcibusattach.
    174       1.9       leo  */
    175       1.9       leo void
    176       1.9       leo init_pci_bus()
    177       1.9       leo {
    178       1.9       leo 	pci_chipset_tag_t	pc = NULL; /* XXX */
    179       1.9       leo 	pcitag_t		tag;
    180      1.14    thomas 	pcireg_t		csr;
    181      1.14    thomas 	int			device, id, maxndevs;
    182       1.9       leo 
    183      1.14    thomas 	tag   = 0;
    184      1.14    thomas 	id    = 0;
    185       1.9       leo 
    186       1.9       leo 	maxndevs = pci_bus_maxdevs(pc, 0);
    187       1.9       leo 
    188       1.9       leo 	for (device = 0; device < maxndevs; device++) {
    189       1.9       leo 
    190       1.9       leo 		tag = pci_make_tag(pc, 0, device, 0);
    191       1.9       leo 		id  = pci_conf_read(pc, tag, PCI_ID_REG);
    192       1.9       leo 		if (id == 0 || id == 0xffffffff)
    193       1.9       leo 			continue;
    194       1.9       leo 
    195      1.14    thomas 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    196      1.14    thomas 		csr &= ~(PCI_COMMAND_MEM_ENABLE|PCI_COMMAND_IO_ENABLE);
    197      1.14    thomas 		csr &= ~PCI_COMMAND_MASTER_ENABLE;
    198      1.14    thomas 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    199      1.14    thomas 	}
    200      1.17       leo 
    201      1.17       leo 	/*
    202      1.17       leo 	 * Scan the bus for a VGA-card that we support. If we find
    203      1.17       leo 	 * one, try to initialize it to a 'standard' text mode (80x25).
    204      1.17       leo 	 */
    205      1.17       leo 	check_for_vga();
    206      1.14    thomas }
    207      1.14    thomas 
    208      1.14    thomas /*
    209      1.14    thomas  * insert a new element in an existing list that the ID's (size in struct
    210      1.14    thomas  * pci_memreg) are sorted.
    211      1.14    thomas  */
    212      1.14    thomas static void
    213      1.14    thomas insert_into_list(head, elem)
    214      1.14    thomas     PCI_MEMREG *head;
    215      1.14    thomas     struct pci_memreg *elem;
    216      1.14    thomas {
    217      1.14    thomas     struct pci_memreg *p, *q;
    218      1.14    thomas 
    219      1.14    thomas     p = LIST_FIRST(head);
    220      1.14    thomas     q = NULL;
    221      1.14    thomas 
    222      1.14    thomas     for (; p != NULL && p->size < elem->size; q = p, p = LIST_NEXT(p, link));
    223      1.14    thomas 
    224      1.14    thomas     if (q == NULL) {
    225      1.14    thomas 	LIST_INSERT_HEAD(head, elem, link);
    226      1.14    thomas     } else {
    227      1.14    thomas 	LIST_INSERT_AFTER(q, elem, link);
    228      1.14    thomas     }
    229      1.14    thomas }
    230      1.14    thomas 
    231      1.14    thomas /*
    232      1.14    thomas  * Test if a new selected area overlaps with an already (probably preselected)
    233      1.14    thomas  * pci area.
    234      1.14    thomas  */
    235      1.14    thomas static int
    236      1.14    thomas overlap_pci_areas(p, self, addr, size, what)
    237      1.14    thomas     struct pci_memreg *p, *self;
    238      1.14    thomas     u_int addr, size, what;
    239      1.14    thomas {
    240      1.14    thomas     struct pci_memreg *q;
    241      1.14    thomas 
    242      1.14    thomas     if (p == NULL)
    243      1.14    thomas 	return 0;
    244      1.14    thomas 
    245      1.14    thomas     q = p;
    246      1.14    thomas     while (q != NULL) {
    247      1.14    thomas 	if ((q != self) && (q->csr & what)) {
    248      1.14    thomas 	    if ((addr >= q->address) && (addr < (q->address + q->size))) {
    249      1.14    thomas #ifdef DEBUG_PCI_MACHDEP
    250      1.14    thomas 		printf("\noverlap area dev %d reg 0x%02x with dev %d reg 0x%02x",
    251      1.14    thomas 			self->dev, self->reg, q->dev, q->reg);
    252      1.14    thomas #endif
    253      1.14    thomas 		return 1;
    254      1.14    thomas 	    }
    255      1.14    thomas 	    if ((q->address >= addr) && (q->address < (addr + size))) {
    256      1.14    thomas #ifdef DEBUG_PCI_MACHDEP
    257      1.14    thomas 		printf("\noverlap area dev %d reg 0x%02x with dev %d reg 0x%02x",
    258      1.14    thomas 			self->dev, self->reg, q->dev, q->reg);
    259      1.14    thomas #endif
    260      1.14    thomas 		return 1;
    261      1.14    thomas 	    }
    262      1.14    thomas 	}
    263      1.14    thomas 	q = LIST_NEXT(q, link);
    264      1.14    thomas     }
    265      1.14    thomas     return 0;
    266      1.14    thomas }
    267      1.14    thomas 
    268      1.14    thomas /*
    269      1.14    thomas  * Enable memory and I/O on pci devices. Care about already enabled devices
    270      1.14    thomas  * (probabaly by the console driver).
    271      1.14    thomas  *
    272      1.14    thomas  * The idea behind the following code is:
    273      1.14    thomas  * We build a by sizes sorted list of the requirements of the different
    274      1.14    thomas  * pci devices. After that we choose the start addresses of that areas
    275      1.14    thomas  * in such a way that they are placed as closed as possible together.
    276      1.14    thomas  */
    277      1.14    thomas static void
    278      1.14    thomas enable_pci_devices()
    279      1.14    thomas {
    280      1.14    thomas     PCI_MEMREG memlist;
    281      1.14    thomas     PCI_MEMREG iolist;
    282      1.14    thomas     struct pci_memreg *p, *q;
    283      1.14    thomas     int dev, reg, id, class;
    284      1.14    thomas     pcitag_t tag;
    285      1.14    thomas     pcireg_t csr, address, mask;
    286      1.14    thomas     pci_chipset_tag_t pc;
    287      1.14    thomas     int sizecnt, membase_1m;
    288      1.14    thomas 
    289      1.14    thomas     pc = 0;
    290      1.14    thomas     csr = 0;
    291      1.14    thomas     tag = 0;
    292      1.14    thomas 
    293      1.14    thomas     LIST_INIT(&memlist);
    294      1.14    thomas     LIST_INIT(&iolist);
    295      1.14    thomas 
    296      1.14    thomas     /*
    297      1.14    thomas      * first step: go through all devices and gather memory and I/O
    298      1.14    thomas      * sizes
    299      1.14    thomas      */
    300      1.14    thomas     for (dev = 0; dev < pci_bus_maxdevs(pc,0); dev++) {
    301      1.14    thomas 
    302      1.14    thomas 	tag = pci_make_tag(pc, 0, dev, 0);
    303      1.14    thomas 	id  = pci_conf_read(pc, tag, PCI_ID_REG);
    304      1.14    thomas 	if (id == 0 || id == 0xffffffff)
    305      1.14    thomas 	    continue;
    306      1.14    thomas 
    307      1.14    thomas 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    308      1.14    thomas 
    309      1.14    thomas 	/*
    310      1.14    thomas 	 * special case: if a display card is found and memory is enabled
    311      1.14    thomas 	 * preserve 128k at 0xa0000 as vga memory.
    312      1.18       leo 	 * XXX: if a display card is found without being enabled, leave
    313      1.18       leo 	 *      it alone! You will usually only create conflicts by enabeling
    314      1.18       leo 	 *      it.
    315      1.14    thomas 	 */
    316      1.14    thomas 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    317      1.14    thomas 	switch (PCI_CLASS(class)) {
    318      1.14    thomas 	    case PCI_CLASS_PREHISTORIC:
    319      1.14    thomas 	    case PCI_CLASS_DISPLAY:
    320      1.18       leo 	      if (csr & (PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE)) {
    321      1.14    thomas 		    p = (struct pci_memreg *)malloc(sizeof(struct pci_memreg),
    322      1.14    thomas 				M_TEMP, M_WAITOK);
    323      1.14    thomas 		    memset(p, '\0', sizeof(struct pci_memreg));
    324      1.14    thomas 		    p->dev = dev;
    325      1.14    thomas 		    p->csr = csr;
    326      1.14    thomas 		    p->tag = tag;
    327      1.14    thomas 		    p->reg = 0;     /* there is no register about this */
    328      1.14    thomas 		    p->size = 0x20000;  /* 128kByte */
    329      1.14    thomas 		    p->mask = 0xfffe0000;
    330      1.14    thomas 		    p->address = 0xa0000;
    331      1.14    thomas 
    332      1.14    thomas 		    insert_into_list(&memlist, p);
    333      1.18       leo 	      }
    334      1.18       leo 	      else continue;
    335       1.9       leo 	}
    336       1.9       leo 
    337      1.14    thomas 	for (reg = PCI_MAPREG_START; reg < PCI_MAPREG_END; reg += 4) {
    338      1.14    thomas 
    339      1.14    thomas 	    address = pci_conf_read(pc, tag, reg);
    340      1.14    thomas 	    pci_conf_write(pc, tag, reg, 0xffffffff);
    341      1.14    thomas 	    mask    = pci_conf_read(pc, tag, reg);
    342      1.14    thomas 	    pci_conf_write(pc, tag, reg, address);
    343      1.14    thomas 	    if (mask == 0)
    344      1.14    thomas 		continue; /* Register unused */
    345      1.14    thomas 
    346      1.14    thomas 	    p = (struct pci_memreg *)malloc(sizeof(struct pci_memreg),
    347      1.14    thomas 			M_TEMP, M_WAITOK);
    348      1.14    thomas 	    memset(p, '\0', sizeof(struct pci_memreg));
    349      1.14    thomas 	    p->dev = dev;
    350      1.14    thomas 	    p->csr = csr;
    351      1.14    thomas 	    p->tag = tag;
    352      1.14    thomas 	    p->reg = reg;
    353      1.14    thomas 	    p->mask = mask;
    354      1.14    thomas 	    p->address = 0;
    355      1.14    thomas 
    356      1.14    thomas 	    if (mask & PCI_MAPREG_TYPE_IO) {
    357      1.14    thomas 		p->size = PCI_MAPREG_IO_SIZE(mask);
    358      1.14    thomas 
    359      1.14    thomas 		/*
    360      1.20    thomas 		 * Align IO if necessary
    361      1.20    thomas 		 */
    362      1.20    thomas 		if (p->size < PCI_MAPREG_IO_SIZE(PCI_MACHDEP_IO_ALIGN_MASK)) {
    363      1.20    thomas 		    p->mask = PCI_MACHDEP_IO_ALIGN_MASK;
    364      1.20    thomas 		    p->size = PCI_MAPREG_IO_SIZE(p->mask);
    365      1.20    thomas 		}
    366      1.20    thomas 
    367      1.20    thomas 		/*
    368      1.14    thomas 		 * if I/O is already enabled (probably by the console driver)
    369      1.14    thomas 		 * save the address in order to take care about it later.
    370      1.14    thomas 		 */
    371      1.14    thomas 		if (csr & PCI_COMMAND_IO_ENABLE)
    372      1.14    thomas 		    p->address = address;
    373      1.14    thomas 
    374      1.14    thomas 		insert_into_list(&iolist, p);
    375      1.14    thomas 	    } else {
    376      1.14    thomas 		p->size = PCI_MAPREG_MEM_SIZE(mask);
    377      1.14    thomas 
    378      1.14    thomas 		/*
    379      1.20    thomas 		 * Align memory if necessary
    380      1.20    thomas 		 */
    381      1.20    thomas 		if (p->size < PCI_MAPREG_IO_SIZE(PCI_MACHDEP_MEM_ALIGN_MASK)) {
    382      1.20    thomas 		    p->mask = PCI_MACHDEP_MEM_ALIGN_MASK;
    383      1.20    thomas 		    p->size = PCI_MAPREG_MEM_SIZE(p->mask);
    384      1.20    thomas 		}
    385      1.20    thomas 
    386      1.20    thomas 		/*
    387      1.14    thomas 		 * if memory is already enabled (probably by the console driver)
    388      1.14    thomas 		 * save the address in order to take care about it later.
    389      1.14    thomas 		 */
    390      1.14    thomas 		if (csr & PCI_COMMAND_MEM_ENABLE)
    391      1.14    thomas 		    p->address = address;
    392      1.14    thomas 
    393      1.14    thomas 		insert_into_list(&memlist, p);
    394       1.9       leo 
    395      1.14    thomas 		if (PCI_MAPREG_MEM_TYPE(mask) == PCI_MAPREG_MEM_TYPE_64BIT)
    396      1.14    thomas 		    reg++;
    397      1.14    thomas 	    }
    398      1.14    thomas 	}
    399       1.9       leo 
    400      1.14    thomas 	/*
    401      1.14    thomas 	 * Both interrupt pin & line are set to the device (== slot)
    402      1.14    thomas 	 * number. This makes sense on the atari because the
    403      1.14    thomas 	 * individual slots are hard-wired to a specific MFP-pin.
    404      1.14    thomas 	 */
    405      1.19       leo 	csr  = (DEV2SLOT(dev) << PCI_INTERRUPT_PIN_SHIFT);
    406      1.19       leo 	csr |= (DEV2SLOT(dev) << PCI_INTERRUPT_LINE_SHIFT);
    407      1.14    thomas 	pci_conf_write(pc, tag, PCI_INTERRUPT_REG, csr);
    408      1.14    thomas     }
    409      1.14    thomas 
    410      1.14    thomas     /*
    411      1.14    thomas      * second step: calculate the memory and I/O adresses beginning from
    412      1.14    thomas      * PCI_MEM_START and PCI_IO_START. Care about already mapped areas.
    413      1.14    thomas      *
    414      1.14    thomas      * beginn with memory list
    415      1.14    thomas      */
    416      1.14    thomas 
    417      1.14    thomas     address = PCI_MEM_START;
    418      1.14    thomas     sizecnt = 0;
    419      1.14    thomas     membase_1m = 0;
    420      1.14    thomas     p = LIST_FIRST(&memlist);
    421      1.14    thomas     while (p != NULL) {
    422      1.14    thomas 	if (!(p->csr & PCI_COMMAND_MEM_ENABLE)) {
    423      1.14    thomas 	    if (PCI_MAPREG_MEM_TYPE(p->mask) == PCI_MAPREG_MEM_TYPE_32BIT_1M) {
    424      1.14    thomas 		if (p->size > membase_1m)
    425      1.14    thomas 		    membase_1m = p->size;
    426      1.14    thomas 		do {
    427      1.14    thomas 		    p->address = membase_1m;
    428      1.14    thomas 		    membase_1m += p->size;
    429      1.14    thomas 		} while (overlap_pci_areas(LIST_FIRST(&memlist), p, p->address,
    430      1.14    thomas 					   p->size, PCI_COMMAND_MEM_ENABLE));
    431      1.14    thomas 		if (membase_1m > 0x00100000) {
    432      1.14    thomas 		    /*
    433      1.14    thomas 		     * Should we panic here?
    434      1.14    thomas 		     */
    435      1.14    thomas 		    printf("\npcibus0: dev %d reg %d: memory not configured",
    436      1.14    thomas 			    p->dev, p->reg);
    437      1.14    thomas 		    p->reg = 0;
    438       1.9       leo 		}
    439      1.14    thomas 	    } else {
    440       1.9       leo 
    441      1.14    thomas 		if (sizecnt && (p->size > sizecnt))
    442      1.14    thomas 		    sizecnt = ((p->size + sizecnt) & p->mask) &
    443      1.14    thomas 			      PCI_MAPREG_MEM_ADDR_MASK;
    444      1.14    thomas 		if (sizecnt > address) {
    445      1.14    thomas 		    address = sizecnt;
    446      1.14    thomas 		    sizecnt = 0;
    447      1.14    thomas 		}
    448       1.9       leo 
    449      1.14    thomas 		do {
    450      1.14    thomas 		    p->address = address + sizecnt;
    451      1.14    thomas 		    sizecnt += p->size;
    452      1.14    thomas 		} while (overlap_pci_areas(LIST_FIRST(&memlist), p, p->address,
    453      1.14    thomas 					   p->size, PCI_COMMAND_MEM_ENABLE));
    454      1.14    thomas 
    455      1.14    thomas 		if ((address + sizecnt) > PCI_MEM_END) {
    456      1.14    thomas 		    /*
    457      1.14    thomas 		     * Should we panic here?
    458      1.14    thomas 		     */
    459      1.14    thomas 		    printf("\npcibus0: dev %d reg %d: memory not configured",
    460      1.14    thomas 			    p->dev, p->reg);
    461      1.14    thomas 		    p->reg = 0;
    462      1.14    thomas 		}
    463      1.14    thomas 	    }
    464      1.14    thomas 	    if (p->reg > 0) {
    465      1.14    thomas 		pci_conf_write(pc, p->tag, p->reg, p->address);
    466      1.14    thomas 		csr = pci_conf_read(pc, p->tag, PCI_COMMAND_STATUS_REG);
    467      1.14    thomas 		csr |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
    468      1.14    thomas 		pci_conf_write(pc, p->tag, PCI_COMMAND_STATUS_REG, csr);
    469      1.20    thomas 		p->csr = csr;
    470      1.14    thomas 	    }
    471      1.14    thomas 	}
    472      1.14    thomas 	p = LIST_NEXT(p, link);
    473      1.14    thomas     }
    474       1.9       leo 
    475      1.14    thomas     /*
    476      1.14    thomas      * now the I/O list
    477      1.14    thomas      */
    478      1.14    thomas 
    479      1.14    thomas     address = PCI_IO_START;
    480      1.14    thomas     sizecnt = 0;
    481      1.14    thomas     p = LIST_FIRST(&iolist);
    482      1.14    thomas     while (p != NULL) {
    483      1.14    thomas 	if (!(p->csr & PCI_COMMAND_IO_ENABLE)) {
    484      1.14    thomas 
    485      1.14    thomas 	    if (sizecnt && (p->size > sizecnt))
    486      1.14    thomas 		sizecnt = ((p->size + sizecnt) & p->mask) &
    487      1.14    thomas 			  PCI_MAPREG_IO_ADDR_MASK;
    488      1.14    thomas 	    if (sizecnt > address) {
    489      1.14    thomas 		address = sizecnt;
    490      1.14    thomas 		sizecnt = 0;
    491      1.14    thomas 	    }
    492      1.14    thomas 
    493      1.14    thomas 	    do {
    494      1.14    thomas 		p->address = address + sizecnt;
    495      1.14    thomas 		sizecnt += p->size;
    496      1.14    thomas 	    } while (overlap_pci_areas(LIST_FIRST(&iolist), p, p->address,
    497      1.14    thomas 				       p->size, PCI_COMMAND_IO_ENABLE));
    498       1.9       leo 
    499      1.14    thomas 	    if ((address + sizecnt) > PCI_IO_END) {
    500       1.9       leo 		/*
    501      1.14    thomas 		 * Should we panic here?
    502       1.9       leo 		 */
    503      1.14    thomas 		printf("\npcibus0: dev %d reg %d: io not configured",
    504      1.14    thomas 			p->dev, p->reg);
    505      1.14    thomas 	    } else {
    506      1.14    thomas 		pci_conf_write(pc, p->tag, p->reg, p->address);
    507      1.14    thomas 		csr = pci_conf_read(pc, p->tag, PCI_COMMAND_STATUS_REG);
    508      1.14    thomas 		csr |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MASTER_ENABLE;
    509      1.14    thomas 		pci_conf_write(pc, p->tag, PCI_COMMAND_STATUS_REG, csr);
    510      1.20    thomas 		p->csr = csr;
    511      1.14    thomas 	    }
    512       1.9       leo 	}
    513      1.14    thomas 	p = LIST_NEXT(p, link);
    514      1.14    thomas     }
    515      1.14    thomas 
    516      1.14    thomas #ifdef DEBUG_PCI_MACHDEP
    517      1.14    thomas     printf("\nI/O List:\n");
    518      1.14    thomas     p = LIST_FIRST(&iolist);
    519      1.14    thomas 
    520      1.14    thomas     while (p != NULL) {
    521      1.14    thomas 	printf("\ndev: %d, reg: 0x%02x, size: 0x%08x, addr: 0x%08x", p->dev,
    522      1.14    thomas 			p->reg, p->size, p->address);
    523      1.14    thomas 	p = LIST_NEXT(p, link);
    524      1.14    thomas     }
    525      1.14    thomas     printf("\nMemlist:");
    526      1.14    thomas     p = LIST_FIRST(&memlist);
    527      1.14    thomas 
    528      1.14    thomas     while (p != NULL) {
    529      1.14    thomas 	printf("\ndev: %d, reg: 0x%02x, size: 0x%08x, addr: 0x%08x", p->dev,
    530      1.14    thomas 			p->reg, p->size, p->address);
    531      1.14    thomas 	p = LIST_NEXT(p, link);
    532      1.14    thomas     }
    533      1.14    thomas #endif
    534      1.14    thomas 
    535      1.14    thomas     /*
    536      1.14    thomas      * Free the lists
    537      1.14    thomas      */
    538      1.14    thomas     p = LIST_FIRST(&iolist);
    539      1.14    thomas     while (p != NULL) {
    540      1.14    thomas 	q = p;
    541      1.14    thomas 	LIST_REMOVE(q, link);
    542      1.14    thomas 	free(p, M_WAITOK);
    543      1.14    thomas 	p = LIST_FIRST(&iolist);
    544      1.14    thomas     }
    545      1.14    thomas     p = LIST_FIRST(&memlist);
    546      1.14    thomas     while (p != NULL) {
    547      1.14    thomas 	q = p;
    548      1.14    thomas 	LIST_REMOVE(q, link);
    549      1.14    thomas 	free(p, M_WAITOK);
    550      1.14    thomas 	p = LIST_FIRST(&memlist);
    551      1.14    thomas     }
    552       1.9       leo }
    553       1.9       leo 
    554       1.9       leo /*
    555       1.1       leo  * Atari_init.c maps the config areas NBPG bytes apart....
    556       1.1       leo  */
    557       1.1       leo static int pci_config_offset(tag)
    558       1.1       leo pcitag_t	tag;
    559       1.1       leo {
    560       1.1       leo 	int	device;
    561       1.1       leo 
    562       1.1       leo 	device = (tag >> 11) & 0x1f;
    563       1.1       leo 	return(device * NBPG);
    564       1.1       leo }
    565       1.1       leo 
    566       1.1       leo int
    567       1.1       leo pci_bus_maxdevs(pc, busno)
    568       1.1       leo 	pci_chipset_tag_t pc;
    569       1.1       leo 	int busno;
    570       1.1       leo {
    571       1.1       leo 	return (4);
    572       1.1       leo }
    573       1.1       leo 
    574       1.1       leo pcitag_t
    575       1.1       leo pci_make_tag(pc, bus, device, function)
    576       1.1       leo 	pci_chipset_tag_t pc;
    577       1.1       leo 	int bus, device, function;
    578       1.1       leo {
    579       1.1       leo 	return ((bus << 16) | (device << 11) | (function << 8));
    580       1.1       leo }
    581       1.1       leo 
    582       1.1       leo pcireg_t
    583       1.1       leo pci_conf_read(pc, tag, reg)
    584       1.1       leo 	pci_chipset_tag_t pc;
    585       1.1       leo 	pcitag_t tag;
    586       1.1       leo 	int reg;
    587       1.1       leo {
    588       1.1       leo 	u_long	data;
    589       1.1       leo 
    590       1.1       leo 	data = *(u_long *)(pci_conf_addr + pci_config_offset(tag) + reg);
    591       1.9       leo 	return (bswap32(data));
    592       1.1       leo }
    593       1.1       leo 
    594       1.1       leo void
    595       1.1       leo pci_conf_write(pc, tag, reg, data)
    596       1.1       leo 	pci_chipset_tag_t pc;
    597       1.1       leo 	pcitag_t tag;
    598       1.1       leo 	int reg;
    599       1.1       leo 	pcireg_t data;
    600       1.1       leo {
    601       1.9       leo 	*((u_long *)(pci_conf_addr + pci_config_offset(tag) + reg))
    602       1.9       leo 		= bswap32(data);
    603       1.1       leo }
    604       1.1       leo 
    605       1.1       leo int
    606       1.1       leo pci_intr_map(pc, intrtag, pin, line, ihp)
    607       1.1       leo 	pci_chipset_tag_t pc;
    608       1.1       leo 	pcitag_t intrtag;
    609       1.1       leo 	int pin, line;
    610       1.1       leo 	pci_intr_handle_t *ihp;
    611       1.1       leo {
    612       1.9       leo 	/*
    613       1.9       leo 	 * According to the PCI-spec, 255 means `unknown' or `no connection'.
    614       1.9       leo 	 * Interpret this as 'no interrupt assigned'.
    615       1.9       leo 	 */
    616       1.9       leo 	if (line == 255) {
    617       1.9       leo 		*ihp = -1;
    618       1.9       leo 		return 1;
    619       1.9       leo 	}
    620       1.9       leo 
    621       1.9       leo 	/*
    622       1.9       leo 	 * Values are pretty useless because the on the Hades all interrupt
    623       1.9       leo 	 * lines for a card are tied together and hardwired to the TT-MFP
    624       1.9       leo 	 * I/O port.
    625       1.9       leo 	 */
    626       1.9       leo 	*ihp = line;
    627       1.9       leo 	return 0;
    628       1.1       leo }
    629       1.1       leo 
    630       1.1       leo const char *
    631       1.1       leo pci_intr_string(pc, ih)
    632       1.1       leo 	pci_chipset_tag_t pc;
    633       1.1       leo 	pci_intr_handle_t ih;
    634       1.1       leo {
    635       1.1       leo 	static char irqstr[8];		/* 4 + 2 + NULL + sanity */
    636       1.1       leo 
    637       1.9       leo 	if (ih == -1)
    638       1.1       leo 		panic("pci_intr_string: bogus handle 0x%x\n", ih);
    639       1.1       leo 
    640       1.3  christos 	sprintf(irqstr, "irq %d", ih);
    641       1.1       leo 	return (irqstr);
    642       1.1       leo 
    643  1.21.2.1   minoura }
    644  1.21.2.1   minoura 
    645  1.21.2.1   minoura const struct evcnt *
    646  1.21.2.1   minoura pci_intr_evcnt(pc, ih)
    647  1.21.2.1   minoura 	pci_chipset_tag_t pc;
    648  1.21.2.1   minoura 	pci_intr_handle_t ih;
    649  1.21.2.1   minoura {
    650  1.21.2.1   minoura 
    651  1.21.2.1   minoura 	/* XXX for now, no evcnt parent reported */
    652  1.21.2.1   minoura 	return NULL;
    653       1.1       leo }
    654       1.1       leo 
    655       1.9       leo /*
    656       1.9       leo  * The interrupt stuff is rather ugly. On the Hades, all interrupt lines
    657       1.9       leo  * for a slot are wired together and connected to IO 0,1,2 or 5 (slots:
    658       1.9       leo  * (0-3) on the TT-MFP. The Pci-config code initializes the irq. number
    659       1.9       leo  * to the slot position.
    660       1.9       leo  */
    661       1.9       leo static pci_intr_info_t iinfo[4] = { { -1 }, { -1 }, { -1 }, { -1 } };
    662       1.9       leo 
    663       1.9       leo static int	iifun __P((int, int));
    664       1.9       leo 
    665       1.9       leo static int
    666       1.9       leo iifun(slot, sr)
    667       1.9       leo int	slot;
    668       1.9       leo int	sr;
    669       1.9       leo {
    670       1.9       leo 	pci_intr_info_t *iinfo_p;
    671       1.9       leo 	int		s;
    672       1.9       leo 
    673       1.9       leo 	iinfo_p = &iinfo[slot];
    674       1.9       leo 
    675       1.9       leo 	/*
    676       1.9       leo 	 * Disable the interrupts
    677       1.9       leo 	 */
    678       1.9       leo 	MFP2->mf_imrb  &= ~iinfo_p->imask;
    679       1.9       leo 
    680      1.12       leo 	if ((sr & PSL_IPL) >= (iinfo_p->ipl & PSL_IPL)) {
    681       1.9       leo 		/*
    682       1.9       leo 		 * We're running at a too high priority now.
    683       1.9       leo 		 */
    684       1.9       leo 		add_sicallback((si_farg)iifun, (void*)slot, 0);
    685       1.9       leo 	}
    686       1.9       leo 	else {
    687       1.9       leo 		s = splx(iinfo_p->ipl);
    688       1.9       leo 		(void) (iinfo_p->ifunc)(iinfo_p->iarg);
    689       1.9       leo 		splx(s);
    690       1.9       leo 
    691       1.9       leo 		/*
    692       1.9       leo 		 * Re-enable interrupts after handling
    693       1.9       leo 		 */
    694       1.9       leo 		MFP2->mf_imrb |= iinfo_p->imask;
    695       1.9       leo 	}
    696       1.9       leo 	return 1;
    697       1.9       leo }
    698       1.9       leo 
    699       1.1       leo void *
    700       1.9       leo pci_intr_establish(pc, ih, level, ih_fun, ih_arg)
    701       1.9       leo 	pci_chipset_tag_t	pc;
    702       1.9       leo 	pci_intr_handle_t	ih;
    703       1.9       leo 	int			level;
    704       1.9       leo 	int			(*ih_fun) __P((void *));
    705       1.9       leo 	void			*ih_arg;
    706       1.9       leo {
    707       1.9       leo 	pci_intr_info_t *iinfo_p;
    708       1.9       leo 	struct intrhand	*ihand;
    709       1.9       leo 	int		slot;
    710       1.9       leo 
    711       1.9       leo 	slot    = ih;
    712       1.9       leo 	iinfo_p = &iinfo[slot];
    713       1.9       leo 
    714       1.9       leo 	if (iinfo_p->ipl > 0)
    715       1.9       leo 	    panic("pci_intr_establish: interrupt was already established\n");
    716       1.9       leo 
    717       1.9       leo 	ihand = intr_establish((slot == 3) ? 23 : 16 + slot, USER_VEC, 0,
    718       1.9       leo 				(hw_ifun_t)iifun, (void *)slot);
    719       1.9       leo 	if (ihand != NULL) {
    720       1.9       leo 		iinfo_p->ipl   = level;
    721       1.9       leo 		iinfo_p->imask = (slot == 3) ? 0x80 : (0x01 << slot);
    722       1.9       leo 		iinfo_p->ifunc = ih_fun;
    723       1.9       leo 		iinfo_p->iarg  = ih_arg;
    724       1.9       leo 		iinfo_p->ihand = ihand;
    725       1.9       leo 
    726       1.9       leo 		/*
    727       1.9       leo 		 * Enable (unmask) the interrupt
    728       1.9       leo 		 */
    729       1.9       leo 		MFP2->mf_imrb |= iinfo_p->imask;
    730       1.9       leo 		MFP2->mf_ierb |= iinfo_p->imask;
    731       1.9       leo 		return(iinfo_p);
    732       1.9       leo 	}
    733       1.1       leo 	return NULL;
    734       1.1       leo }
    735       1.1       leo 
    736       1.1       leo void
    737       1.1       leo pci_intr_disestablish(pc, cookie)
    738       1.1       leo 	pci_chipset_tag_t pc;
    739       1.1       leo 	void *cookie;
    740       1.1       leo {
    741       1.9       leo 	pci_intr_info_t *iinfo_p = (pci_intr_info_t *)cookie;
    742       1.9       leo 
    743       1.9       leo 	if (iinfo->ipl < 0)
    744       1.9       leo 	    panic("pci_intr_disestablish: interrupt was not established\n");
    745       1.9       leo 
    746       1.9       leo 	MFP2->mf_imrb &= ~iinfo->imask;
    747       1.9       leo 	MFP2->mf_ierb &= ~iinfo->imask;
    748       1.9       leo 	(void) intr_disestablish(iinfo_p->ihand);
    749       1.9       leo 	iinfo_p->ipl = -1;
    750       1.1       leo }
    751