pci_machdep.c revision 1.44 1 1.44 dsl /* $NetBSD: pci_machdep.c,v 1.44 2009/03/14 14:45:56 dsl Exp $ */
2 1.1 leo
3 1.1 leo /*
4 1.1 leo * Copyright (c) 1996 Leo Weppelman. All rights reserved.
5 1.7 cgd * Copyright (c) 1996, 1997 Christopher G. Demetriou. All rights reserved.
6 1.13 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
7 1.1 leo *
8 1.1 leo * Redistribution and use in source and binary forms, with or without
9 1.1 leo * modification, are permitted provided that the following conditions
10 1.1 leo * are met:
11 1.1 leo * 1. Redistributions of source code must retain the above copyright
12 1.1 leo * notice, this list of conditions and the following disclaimer.
13 1.1 leo * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 leo * notice, this list of conditions and the following disclaimer in the
15 1.1 leo * documentation and/or other materials provided with the distribution.
16 1.1 leo * 3. All advertising materials mentioning features or use of this software
17 1.1 leo * must display the following acknowledgement:
18 1.13 mycroft * This product includes software developed by Charles M. Hannum.
19 1.1 leo * 4. The name of the author may not be used to endorse or promote products
20 1.1 leo * derived from this software without specific prior written permission.
21 1.1 leo *
22 1.1 leo * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 leo * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 leo * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 leo * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 leo * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 leo * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 leo * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 leo * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 leo * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 leo * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 leo */
33 1.1 leo
34 1.40 lukem #include <sys/cdefs.h>
35 1.44 dsl __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.44 2009/03/14 14:45:56 dsl Exp $");
36 1.40 lukem
37 1.31 leo #include "opt_mbtype.h"
38 1.40 lukem
39 1.1 leo #include <sys/types.h>
40 1.1 leo #include <sys/param.h>
41 1.1 leo #include <sys/time.h>
42 1.1 leo #include <sys/systm.h>
43 1.1 leo #include <sys/errno.h>
44 1.1 leo #include <sys/device.h>
45 1.14 thomas #include <sys/malloc.h>
46 1.1 leo
47 1.30 leo #define _ATARI_BUS_DMA_PRIVATE
48 1.30 leo #include <machine/bus.h>
49 1.1 leo
50 1.1 leo #include <dev/pci/pcivar.h>
51 1.1 leo #include <dev/pci/pcireg.h>
52 1.1 leo
53 1.30 leo #include <uvm/uvm_extern.h>
54 1.30 leo
55 1.1 leo #include <machine/cpu.h>
56 1.1 leo #include <machine/iomap.h>
57 1.9 leo #include <machine/mfp.h>
58 1.10 leo
59 1.1 leo #include <atari/atari/device.h>
60 1.17 leo #include <atari/pci/pci_vga.h>
61 1.1 leo
62 1.9 leo /*
63 1.14 thomas * Sizes of pci memory and I/O area.
64 1.9 leo */
65 1.14 thomas #define PCI_MEM_END 0x10000000 /* 256 MByte */
66 1.14 thomas #define PCI_IO_END 0x10000000 /* 256 MByte */
67 1.14 thomas
68 1.14 thomas /*
69 1.14 thomas * We preserve some space at the begin of the pci area for 32BIT_1M
70 1.14 thomas * devices and standard vga.
71 1.14 thomas */
72 1.14 thomas #define PCI_MEM_START 0x00100000 /* 1 MByte */
73 1.15 thomas #define PCI_IO_START 0x00004000 /* 16 kByte (some PCI cards allow only
74 1.25 leo I/O addresses up to 0xffff) */
75 1.20 thomas
76 1.20 thomas /*
77 1.20 thomas * PCI memory and IO should be aligned acording to this masks
78 1.20 thomas */
79 1.20 thomas #define PCI_MACHDEP_IO_ALIGN_MASK 0xffffff00
80 1.20 thomas #define PCI_MACHDEP_MEM_ALIGN_MASK 0xfffff000
81 1.20 thomas
82 1.19 leo /*
83 1.19 leo * Convert a PCI 'device' number to a slot number.
84 1.19 leo */
85 1.19 leo #define DEV2SLOT(dev) (3 - dev)
86 1.14 thomas
87 1.14 thomas /*
88 1.14 thomas * Struct to hold the memory and I/O datas of the pci devices
89 1.14 thomas */
90 1.14 thomas struct pci_memreg {
91 1.14 thomas LIST_ENTRY(pci_memreg) link;
92 1.14 thomas int dev;
93 1.14 thomas pcitag_t tag;
94 1.14 thomas pcireg_t reg, address, mask;
95 1.14 thomas u_int32_t size;
96 1.14 thomas u_int32_t csr;
97 1.14 thomas };
98 1.14 thomas
99 1.14 thomas typedef LIST_HEAD(pci_memreg_head, pci_memreg) PCI_MEMREG;
100 1.9 leo
101 1.30 leo /*
102 1.30 leo * Entry points for PCI DMA. Use only the 'standard' functions.
103 1.30 leo */
104 1.44 dsl int _bus_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
105 1.44 dsl bus_size_t, int, bus_dmamap_t *);
106 1.30 leo struct atari_bus_dma_tag pci_bus_dma_tag = {
107 1.30 leo 0,
108 1.33 leo #if defined(_ATARIHW_)
109 1.31 leo 0x80000000, /* On the Hades, CPU memory starts here PCI-wise */
110 1.31 leo #else
111 1.31 leo 0,
112 1.31 leo #endif
113 1.30 leo _bus_dmamap_create,
114 1.30 leo _bus_dmamap_destroy,
115 1.30 leo _bus_dmamap_load,
116 1.30 leo _bus_dmamap_load_mbuf,
117 1.30 leo _bus_dmamap_load_uio,
118 1.30 leo _bus_dmamap_load_raw,
119 1.30 leo _bus_dmamap_unload,
120 1.30 leo _bus_dmamap_sync,
121 1.30 leo };
122 1.30 leo
123 1.44 dsl int ataripcibusprint(void *auxp, const char *);
124 1.44 dsl int pcibusmatch(struct device *, struct cfdata *, void *);
125 1.44 dsl void pcibusattach(struct device *, struct device *, void *);
126 1.44 dsl
127 1.44 dsl static void enable_pci_devices(void);
128 1.44 dsl static void insert_into_list(PCI_MEMREG *head, struct pci_memreg *elem);
129 1.44 dsl static int overlap_pci_areas(struct pci_memreg *p,
130 1.44 dsl struct pci_memreg *self, u_int addr, u_int size, u_int what);
131 1.1 leo
132 1.39 leo CFATTACH_DECL(pcib, sizeof(struct device),
133 1.38 thorpej pcibusmatch, pcibusattach, NULL, NULL);
134 1.1 leo
135 1.27 leo /*
136 1.27 leo * We need some static storage to probe pci-busses for VGA cards during
137 1.27 leo * early console init.
138 1.27 leo */
139 1.27 leo static struct atari_bus_space bs_storage[2]; /* 1 iot, 1 memt */
140 1.27 leo
141 1.1 leo int
142 1.5 leo pcibusmatch(pdp, cfp, auxp)
143 1.1 leo struct device *pdp;
144 1.5 leo struct cfdata *cfp;
145 1.5 leo void *auxp;
146 1.1 leo {
147 1.26 leo static int nmatched = 0;
148 1.26 leo
149 1.39 leo if (strcmp((char *)auxp, "pcib"))
150 1.26 leo return (0); /* Wrong number... */
151 1.26 leo
152 1.27 leo if(atari_realconfig == 0)
153 1.27 leo return (1);
154 1.27 leo
155 1.31 leo if (machineid & (ATARI_HADES|ATARI_MILAN)) {
156 1.26 leo /*
157 1.31 leo * Both Hades and Milan have only one pci bus
158 1.26 leo */
159 1.26 leo if (nmatched)
160 1.26 leo return (0);
161 1.26 leo nmatched++;
162 1.26 leo return (1);
163 1.26 leo }
164 1.26 leo return (0);
165 1.1 leo }
166 1.1 leo
167 1.1 leo void
168 1.1 leo pcibusattach(pdp, dp, auxp)
169 1.1 leo struct device *pdp, *dp;
170 1.1 leo void *auxp;
171 1.1 leo {
172 1.1 leo struct pcibus_attach_args pba;
173 1.1 leo
174 1.4 leo pba.pba_pc = NULL;
175 1.1 leo pba.pba_bus = 0;
176 1.35 thorpej pba.pba_bridgetag = NULL;
177 1.7 cgd pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
178 1.30 leo pba.pba_dmat = &pci_bus_dma_tag;
179 1.27 leo pba.pba_iot = leb_alloc_bus_space_tag(&bs_storage[0]);
180 1.29 leo pba.pba_memt = leb_alloc_bus_space_tag(&bs_storage[1]);
181 1.11 leo if ((pba.pba_iot == NULL) || (pba.pba_memt == NULL)) {
182 1.11 leo printf("leb_alloc_bus_space_tag failed!\n");
183 1.11 leo return;
184 1.11 leo }
185 1.11 leo pba.pba_iot->base = PCI_IO_PHYS;
186 1.11 leo pba.pba_memt->base = PCI_MEM_PHYS;
187 1.6 leo
188 1.27 leo if (dp == NULL) {
189 1.27 leo /*
190 1.27 leo * Scan the bus for a VGA-card that we support. If we
191 1.27 leo * find one, try to initialize it to a 'standard' text
192 1.27 leo * mode (80x25).
193 1.27 leo */
194 1.32 leo check_for_vga(pba.pba_iot, pba.pba_memt);
195 1.27 leo return;
196 1.27 leo }
197 1.27 leo
198 1.27 leo enable_pci_devices();
199 1.27 leo
200 1.31 leo #if defined(_ATARIHW_)
201 1.9 leo MFP2->mf_aer &= ~(0x27); /* PCI interrupts: HIGH -> LOW */
202 1.31 leo #endif
203 1.9 leo
204 1.6 leo printf("\n");
205 1.1 leo
206 1.42 drochner config_found_ia(dp, "pcibus", &pba, ataripcibusprint);
207 1.1 leo }
208 1.1 leo
209 1.1 leo int
210 1.42 drochner ataripcibusprint(auxp, name)
211 1.1 leo void *auxp;
212 1.1 leo const char *name;
213 1.1 leo {
214 1.1 leo if(name == NULL)
215 1.1 leo return(UNCONF);
216 1.1 leo return(QUIET);
217 1.1 leo }
218 1.1 leo
219 1.1 leo void
220 1.1 leo pci_attach_hook(parent, self, pba)
221 1.1 leo struct device *parent, *self;
222 1.1 leo struct pcibus_attach_args *pba;
223 1.1 leo {
224 1.1 leo }
225 1.1 leo
226 1.1 leo /*
227 1.9 leo * Initialize the PCI-bus. The Atari-BIOS does not do this, so....
228 1.14 thomas * We only disable all devices here. Memory and I/O enabling is done
229 1.14 thomas * later at pcibusattach.
230 1.9 leo */
231 1.9 leo void
232 1.9 leo init_pci_bus()
233 1.9 leo {
234 1.9 leo pci_chipset_tag_t pc = NULL; /* XXX */
235 1.9 leo pcitag_t tag;
236 1.14 thomas pcireg_t csr;
237 1.14 thomas int device, id, maxndevs;
238 1.9 leo
239 1.14 thomas tag = 0;
240 1.14 thomas id = 0;
241 1.9 leo
242 1.9 leo maxndevs = pci_bus_maxdevs(pc, 0);
243 1.9 leo
244 1.9 leo for (device = 0; device < maxndevs; device++) {
245 1.9 leo
246 1.9 leo tag = pci_make_tag(pc, 0, device, 0);
247 1.9 leo id = pci_conf_read(pc, tag, PCI_ID_REG);
248 1.9 leo if (id == 0 || id == 0xffffffff)
249 1.9 leo continue;
250 1.9 leo
251 1.14 thomas csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
252 1.14 thomas csr &= ~(PCI_COMMAND_MEM_ENABLE|PCI_COMMAND_IO_ENABLE);
253 1.14 thomas csr &= ~PCI_COMMAND_MASTER_ENABLE;
254 1.14 thomas pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
255 1.14 thomas }
256 1.14 thomas }
257 1.14 thomas
258 1.14 thomas /*
259 1.14 thomas * insert a new element in an existing list that the ID's (size in struct
260 1.14 thomas * pci_memreg) are sorted.
261 1.14 thomas */
262 1.14 thomas static void
263 1.14 thomas insert_into_list(head, elem)
264 1.14 thomas PCI_MEMREG *head;
265 1.14 thomas struct pci_memreg *elem;
266 1.14 thomas {
267 1.14 thomas struct pci_memreg *p, *q;
268 1.14 thomas
269 1.14 thomas p = LIST_FIRST(head);
270 1.14 thomas q = NULL;
271 1.14 thomas
272 1.14 thomas for (; p != NULL && p->size < elem->size; q = p, p = LIST_NEXT(p, link));
273 1.14 thomas
274 1.14 thomas if (q == NULL) {
275 1.14 thomas LIST_INSERT_HEAD(head, elem, link);
276 1.14 thomas } else {
277 1.14 thomas LIST_INSERT_AFTER(q, elem, link);
278 1.14 thomas }
279 1.14 thomas }
280 1.14 thomas
281 1.14 thomas /*
282 1.14 thomas * Test if a new selected area overlaps with an already (probably preselected)
283 1.14 thomas * pci area.
284 1.14 thomas */
285 1.14 thomas static int
286 1.14 thomas overlap_pci_areas(p, self, addr, size, what)
287 1.14 thomas struct pci_memreg *p, *self;
288 1.14 thomas u_int addr, size, what;
289 1.14 thomas {
290 1.14 thomas struct pci_memreg *q;
291 1.14 thomas
292 1.14 thomas if (p == NULL)
293 1.14 thomas return 0;
294 1.14 thomas
295 1.14 thomas q = p;
296 1.14 thomas while (q != NULL) {
297 1.31 leo if ((q != self) && (q->csr & what)) {
298 1.31 leo if ((addr >= q->address) && (addr < (q->address + q->size))) {
299 1.14 thomas #ifdef DEBUG_PCI_MACHDEP
300 1.31 leo printf("\noverlap area dev %d reg 0x%02x with dev %d reg 0x%02x",
301 1.14 thomas self->dev, self->reg, q->dev, q->reg);
302 1.14 thomas #endif
303 1.31 leo return 1;
304 1.31 leo }
305 1.31 leo if ((q->address >= addr) && (q->address < (addr + size))) {
306 1.14 thomas #ifdef DEBUG_PCI_MACHDEP
307 1.31 leo printf("\noverlap area dev %d reg 0x%02x with dev %d reg 0x%02x",
308 1.14 thomas self->dev, self->reg, q->dev, q->reg);
309 1.14 thomas #endif
310 1.31 leo return 1;
311 1.14 thomas }
312 1.31 leo }
313 1.31 leo q = LIST_NEXT(q, link);
314 1.14 thomas }
315 1.14 thomas return 0;
316 1.14 thomas }
317 1.14 thomas
318 1.14 thomas /*
319 1.14 thomas * Enable memory and I/O on pci devices. Care about already enabled devices
320 1.14 thomas * (probabaly by the console driver).
321 1.14 thomas *
322 1.14 thomas * The idea behind the following code is:
323 1.14 thomas * We build a by sizes sorted list of the requirements of the different
324 1.14 thomas * pci devices. After that we choose the start addresses of that areas
325 1.14 thomas * in such a way that they are placed as closed as possible together.
326 1.14 thomas */
327 1.14 thomas static void
328 1.14 thomas enable_pci_devices()
329 1.14 thomas {
330 1.14 thomas PCI_MEMREG memlist;
331 1.14 thomas PCI_MEMREG iolist;
332 1.14 thomas struct pci_memreg *p, *q;
333 1.14 thomas int dev, reg, id, class;
334 1.14 thomas pcitag_t tag;
335 1.14 thomas pcireg_t csr, address, mask;
336 1.14 thomas pci_chipset_tag_t pc;
337 1.14 thomas int sizecnt, membase_1m;
338 1.14 thomas
339 1.14 thomas pc = 0;
340 1.14 thomas csr = 0;
341 1.14 thomas tag = 0;
342 1.14 thomas
343 1.14 thomas LIST_INIT(&memlist);
344 1.14 thomas LIST_INIT(&iolist);
345 1.14 thomas
346 1.14 thomas /*
347 1.14 thomas * first step: go through all devices and gather memory and I/O
348 1.14 thomas * sizes
349 1.14 thomas */
350 1.14 thomas for (dev = 0; dev < pci_bus_maxdevs(pc,0); dev++) {
351 1.14 thomas
352 1.14 thomas tag = pci_make_tag(pc, 0, dev, 0);
353 1.14 thomas id = pci_conf_read(pc, tag, PCI_ID_REG);
354 1.14 thomas if (id == 0 || id == 0xffffffff)
355 1.14 thomas continue;
356 1.14 thomas
357 1.14 thomas csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
358 1.14 thomas
359 1.14 thomas /*
360 1.14 thomas * special case: if a display card is found and memory is enabled
361 1.14 thomas * preserve 128k at 0xa0000 as vga memory.
362 1.18 leo * XXX: if a display card is found without being enabled, leave
363 1.18 leo * it alone! You will usually only create conflicts by enabeling
364 1.18 leo * it.
365 1.14 thomas */
366 1.14 thomas class = pci_conf_read(pc, tag, PCI_CLASS_REG);
367 1.14 thomas switch (PCI_CLASS(class)) {
368 1.14 thomas case PCI_CLASS_PREHISTORIC:
369 1.14 thomas case PCI_CLASS_DISPLAY:
370 1.18 leo if (csr & (PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE)) {
371 1.14 thomas p = (struct pci_memreg *)malloc(sizeof(struct pci_memreg),
372 1.14 thomas M_TEMP, M_WAITOK);
373 1.14 thomas memset(p, '\0', sizeof(struct pci_memreg));
374 1.14 thomas p->dev = dev;
375 1.14 thomas p->csr = csr;
376 1.14 thomas p->tag = tag;
377 1.14 thomas p->reg = 0; /* there is no register about this */
378 1.14 thomas p->size = 0x20000; /* 128kByte */
379 1.14 thomas p->mask = 0xfffe0000;
380 1.14 thomas p->address = 0xa0000;
381 1.14 thomas
382 1.14 thomas insert_into_list(&memlist, p);
383 1.18 leo }
384 1.18 leo else continue;
385 1.9 leo }
386 1.9 leo
387 1.14 thomas for (reg = PCI_MAPREG_START; reg < PCI_MAPREG_END; reg += 4) {
388 1.14 thomas
389 1.14 thomas address = pci_conf_read(pc, tag, reg);
390 1.14 thomas pci_conf_write(pc, tag, reg, 0xffffffff);
391 1.14 thomas mask = pci_conf_read(pc, tag, reg);
392 1.14 thomas pci_conf_write(pc, tag, reg, address);
393 1.14 thomas if (mask == 0)
394 1.14 thomas continue; /* Register unused */
395 1.14 thomas
396 1.14 thomas p = (struct pci_memreg *)malloc(sizeof(struct pci_memreg),
397 1.14 thomas M_TEMP, M_WAITOK);
398 1.14 thomas memset(p, '\0', sizeof(struct pci_memreg));
399 1.14 thomas p->dev = dev;
400 1.14 thomas p->csr = csr;
401 1.14 thomas p->tag = tag;
402 1.14 thomas p->reg = reg;
403 1.14 thomas p->mask = mask;
404 1.14 thomas p->address = 0;
405 1.14 thomas
406 1.14 thomas if (mask & PCI_MAPREG_TYPE_IO) {
407 1.14 thomas p->size = PCI_MAPREG_IO_SIZE(mask);
408 1.14 thomas
409 1.14 thomas /*
410 1.20 thomas * Align IO if necessary
411 1.20 thomas */
412 1.20 thomas if (p->size < PCI_MAPREG_IO_SIZE(PCI_MACHDEP_IO_ALIGN_MASK)) {
413 1.20 thomas p->mask = PCI_MACHDEP_IO_ALIGN_MASK;
414 1.20 thomas p->size = PCI_MAPREG_IO_SIZE(p->mask);
415 1.20 thomas }
416 1.20 thomas
417 1.20 thomas /*
418 1.14 thomas * if I/O is already enabled (probably by the console driver)
419 1.14 thomas * save the address in order to take care about it later.
420 1.14 thomas */
421 1.14 thomas if (csr & PCI_COMMAND_IO_ENABLE)
422 1.14 thomas p->address = address;
423 1.14 thomas
424 1.14 thomas insert_into_list(&iolist, p);
425 1.14 thomas } else {
426 1.14 thomas p->size = PCI_MAPREG_MEM_SIZE(mask);
427 1.14 thomas
428 1.14 thomas /*
429 1.20 thomas * Align memory if necessary
430 1.20 thomas */
431 1.20 thomas if (p->size < PCI_MAPREG_IO_SIZE(PCI_MACHDEP_MEM_ALIGN_MASK)) {
432 1.20 thomas p->mask = PCI_MACHDEP_MEM_ALIGN_MASK;
433 1.20 thomas p->size = PCI_MAPREG_MEM_SIZE(p->mask);
434 1.20 thomas }
435 1.20 thomas
436 1.20 thomas /*
437 1.14 thomas * if memory is already enabled (probably by the console driver)
438 1.14 thomas * save the address in order to take care about it later.
439 1.14 thomas */
440 1.14 thomas if (csr & PCI_COMMAND_MEM_ENABLE)
441 1.14 thomas p->address = address;
442 1.14 thomas
443 1.14 thomas insert_into_list(&memlist, p);
444 1.9 leo
445 1.14 thomas if (PCI_MAPREG_MEM_TYPE(mask) == PCI_MAPREG_MEM_TYPE_64BIT)
446 1.14 thomas reg++;
447 1.14 thomas }
448 1.14 thomas }
449 1.9 leo
450 1.33 leo
451 1.33 leo #if defined(_ATARIHW_)
452 1.14 thomas /*
453 1.14 thomas * Both interrupt pin & line are set to the device (== slot)
454 1.33 leo * number. This makes sense on the atari Hades because the
455 1.14 thomas * individual slots are hard-wired to a specific MFP-pin.
456 1.14 thomas */
457 1.19 leo csr = (DEV2SLOT(dev) << PCI_INTERRUPT_PIN_SHIFT);
458 1.19 leo csr |= (DEV2SLOT(dev) << PCI_INTERRUPT_LINE_SHIFT);
459 1.14 thomas pci_conf_write(pc, tag, PCI_INTERRUPT_REG, csr);
460 1.33 leo #else
461 1.33 leo /*
462 1.33 leo * On the Milan, we accept the BIOS's choice.
463 1.33 leo */
464 1.33 leo #endif
465 1.14 thomas }
466 1.14 thomas
467 1.14 thomas /*
468 1.41 wiz * second step: calculate the memory and I/O addresses beginning from
469 1.14 thomas * PCI_MEM_START and PCI_IO_START. Care about already mapped areas.
470 1.14 thomas *
471 1.25 leo * begin with memory list
472 1.14 thomas */
473 1.14 thomas
474 1.14 thomas address = PCI_MEM_START;
475 1.14 thomas sizecnt = 0;
476 1.14 thomas membase_1m = 0;
477 1.14 thomas p = LIST_FIRST(&memlist);
478 1.14 thomas while (p != NULL) {
479 1.14 thomas if (!(p->csr & PCI_COMMAND_MEM_ENABLE)) {
480 1.14 thomas if (PCI_MAPREG_MEM_TYPE(p->mask) == PCI_MAPREG_MEM_TYPE_32BIT_1M) {
481 1.14 thomas if (p->size > membase_1m)
482 1.14 thomas membase_1m = p->size;
483 1.14 thomas do {
484 1.14 thomas p->address = membase_1m;
485 1.14 thomas membase_1m += p->size;
486 1.14 thomas } while (overlap_pci_areas(LIST_FIRST(&memlist), p, p->address,
487 1.14 thomas p->size, PCI_COMMAND_MEM_ENABLE));
488 1.14 thomas if (membase_1m > 0x00100000) {
489 1.14 thomas /*
490 1.14 thomas * Should we panic here?
491 1.14 thomas */
492 1.14 thomas printf("\npcibus0: dev %d reg %d: memory not configured",
493 1.14 thomas p->dev, p->reg);
494 1.14 thomas p->reg = 0;
495 1.9 leo }
496 1.14 thomas } else {
497 1.9 leo
498 1.14 thomas if (sizecnt && (p->size > sizecnt))
499 1.14 thomas sizecnt = ((p->size + sizecnt) & p->mask) &
500 1.14 thomas PCI_MAPREG_MEM_ADDR_MASK;
501 1.14 thomas if (sizecnt > address) {
502 1.14 thomas address = sizecnt;
503 1.14 thomas sizecnt = 0;
504 1.14 thomas }
505 1.9 leo
506 1.14 thomas do {
507 1.14 thomas p->address = address + sizecnt;
508 1.14 thomas sizecnt += p->size;
509 1.14 thomas } while (overlap_pci_areas(LIST_FIRST(&memlist), p, p->address,
510 1.14 thomas p->size, PCI_COMMAND_MEM_ENABLE));
511 1.14 thomas
512 1.14 thomas if ((address + sizecnt) > PCI_MEM_END) {
513 1.14 thomas /*
514 1.14 thomas * Should we panic here?
515 1.14 thomas */
516 1.14 thomas printf("\npcibus0: dev %d reg %d: memory not configured",
517 1.14 thomas p->dev, p->reg);
518 1.14 thomas p->reg = 0;
519 1.14 thomas }
520 1.14 thomas }
521 1.14 thomas if (p->reg > 0) {
522 1.14 thomas pci_conf_write(pc, p->tag, p->reg, p->address);
523 1.14 thomas csr = pci_conf_read(pc, p->tag, PCI_COMMAND_STATUS_REG);
524 1.14 thomas csr |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
525 1.14 thomas pci_conf_write(pc, p->tag, PCI_COMMAND_STATUS_REG, csr);
526 1.20 thomas p->csr = csr;
527 1.14 thomas }
528 1.14 thomas }
529 1.14 thomas p = LIST_NEXT(p, link);
530 1.14 thomas }
531 1.9 leo
532 1.14 thomas /*
533 1.14 thomas * now the I/O list
534 1.14 thomas */
535 1.14 thomas
536 1.14 thomas address = PCI_IO_START;
537 1.14 thomas sizecnt = 0;
538 1.14 thomas p = LIST_FIRST(&iolist);
539 1.14 thomas while (p != NULL) {
540 1.14 thomas if (!(p->csr & PCI_COMMAND_IO_ENABLE)) {
541 1.14 thomas
542 1.14 thomas if (sizecnt && (p->size > sizecnt))
543 1.14 thomas sizecnt = ((p->size + sizecnt) & p->mask) &
544 1.14 thomas PCI_MAPREG_IO_ADDR_MASK;
545 1.14 thomas if (sizecnt > address) {
546 1.14 thomas address = sizecnt;
547 1.14 thomas sizecnt = 0;
548 1.14 thomas }
549 1.14 thomas
550 1.14 thomas do {
551 1.14 thomas p->address = address + sizecnt;
552 1.14 thomas sizecnt += p->size;
553 1.14 thomas } while (overlap_pci_areas(LIST_FIRST(&iolist), p, p->address,
554 1.14 thomas p->size, PCI_COMMAND_IO_ENABLE));
555 1.9 leo
556 1.14 thomas if ((address + sizecnt) > PCI_IO_END) {
557 1.9 leo /*
558 1.14 thomas * Should we panic here?
559 1.9 leo */
560 1.14 thomas printf("\npcibus0: dev %d reg %d: io not configured",
561 1.14 thomas p->dev, p->reg);
562 1.14 thomas } else {
563 1.14 thomas pci_conf_write(pc, p->tag, p->reg, p->address);
564 1.14 thomas csr = pci_conf_read(pc, p->tag, PCI_COMMAND_STATUS_REG);
565 1.14 thomas csr |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MASTER_ENABLE;
566 1.14 thomas pci_conf_write(pc, p->tag, PCI_COMMAND_STATUS_REG, csr);
567 1.20 thomas p->csr = csr;
568 1.14 thomas }
569 1.9 leo }
570 1.14 thomas p = LIST_NEXT(p, link);
571 1.14 thomas }
572 1.14 thomas
573 1.14 thomas #ifdef DEBUG_PCI_MACHDEP
574 1.14 thomas printf("\nI/O List:\n");
575 1.14 thomas p = LIST_FIRST(&iolist);
576 1.14 thomas
577 1.14 thomas while (p != NULL) {
578 1.14 thomas printf("\ndev: %d, reg: 0x%02x, size: 0x%08x, addr: 0x%08x", p->dev,
579 1.14 thomas p->reg, p->size, p->address);
580 1.14 thomas p = LIST_NEXT(p, link);
581 1.14 thomas }
582 1.14 thomas printf("\nMemlist:");
583 1.14 thomas p = LIST_FIRST(&memlist);
584 1.14 thomas
585 1.14 thomas while (p != NULL) {
586 1.14 thomas printf("\ndev: %d, reg: 0x%02x, size: 0x%08x, addr: 0x%08x", p->dev,
587 1.14 thomas p->reg, p->size, p->address);
588 1.14 thomas p = LIST_NEXT(p, link);
589 1.14 thomas }
590 1.14 thomas #endif
591 1.14 thomas
592 1.14 thomas /*
593 1.14 thomas * Free the lists
594 1.14 thomas */
595 1.14 thomas p = LIST_FIRST(&iolist);
596 1.14 thomas while (p != NULL) {
597 1.14 thomas q = p;
598 1.14 thomas LIST_REMOVE(q, link);
599 1.14 thomas free(p, M_WAITOK);
600 1.14 thomas p = LIST_FIRST(&iolist);
601 1.14 thomas }
602 1.14 thomas p = LIST_FIRST(&memlist);
603 1.14 thomas while (p != NULL) {
604 1.14 thomas q = p;
605 1.14 thomas LIST_REMOVE(q, link);
606 1.14 thomas free(p, M_WAITOK);
607 1.14 thomas p = LIST_FIRST(&memlist);
608 1.14 thomas }
609 1.9 leo }
610 1.9 leo
611 1.1 leo pcitag_t
612 1.1 leo pci_make_tag(pc, bus, device, function)
613 1.1 leo pci_chipset_tag_t pc;
614 1.1 leo int bus, device, function;
615 1.1 leo {
616 1.1 leo return ((bus << 16) | (device << 11) | (function << 8));
617 1.34 thorpej }
618 1.34 thorpej
619 1.34 thorpej void
620 1.34 thorpej pci_decompose_tag(pc, tag, bp, dp, fp)
621 1.34 thorpej pci_chipset_tag_t pc;
622 1.34 thorpej pcitag_t tag;
623 1.34 thorpej int *bp, *dp, *fp;
624 1.34 thorpej {
625 1.34 thorpej
626 1.34 thorpej if (bp != NULL)
627 1.34 thorpej *bp = (tag >> 16) & 0xff;
628 1.34 thorpej if (dp != NULL)
629 1.34 thorpej *dp = (tag >> 11) & 0x1f;
630 1.34 thorpej if (fp != NULL)
631 1.34 thorpej *fp = (tag >> 8) & 0x7;
632 1.1 leo }
633 1.1 leo
634 1.1 leo int
635 1.28 sommerfe pci_intr_map(pa, ihp)
636 1.28 sommerfe struct pci_attach_args *pa;
637 1.1 leo pci_intr_handle_t *ihp;
638 1.1 leo {
639 1.28 sommerfe int line = pa->pa_intrline;
640 1.28 sommerfe
641 1.33 leo #if defined(_MILANHW_)
642 1.33 leo /*
643 1.33 leo * On the Hades, the 'pin' info is useless.
644 1.33 leo */
645 1.33 leo {
646 1.33 leo int pin = pa->pa_intrpin;
647 1.33 leo
648 1.33 leo if (pin == 0) {
649 1.33 leo /* No IRQ used. */
650 1.33 leo goto bad;
651 1.33 leo }
652 1.33 leo if (pin > PCI_INTERRUPT_PIN_MAX) {
653 1.33 leo printf("pci_intr_map: bad interrupt pin %d\n", pin);
654 1.33 leo goto bad;
655 1.33 leo }
656 1.33 leo }
657 1.33 leo #endif /* _MILANHW_ */
658 1.33 leo
659 1.9 leo /*
660 1.9 leo * According to the PCI-spec, 255 means `unknown' or `no connection'.
661 1.9 leo * Interpret this as 'no interrupt assigned'.
662 1.9 leo */
663 1.33 leo if (line == 255)
664 1.33 leo goto bad;
665 1.9 leo
666 1.9 leo /*
667 1.31 leo * Values are pretty useless on the Hades since all interrupt
668 1.31 leo * lines for a card are tied together and hardwired to a
669 1.31 leo * specific TT-MFP I/O port.
670 1.33 leo * On the Milan, they are tied to the ICU.
671 1.9 leo */
672 1.33 leo #if defined(_MILANHW_)
673 1.33 leo if (line >= 16) {
674 1.33 leo printf("pci_intr_map: bad interrupt line %d\n", line);
675 1.33 leo goto bad;
676 1.33 leo }
677 1.33 leo if (line == 2) {
678 1.33 leo printf("pci_intr_map: changed line 2 to line 9\n");
679 1.33 leo line = 9;
680 1.33 leo }
681 1.33 leo /* Assume line == 0 means unassigned */
682 1.33 leo if (line == 0)
683 1.33 leo goto bad;
684 1.33 leo #endif
685 1.9 leo *ihp = line;
686 1.9 leo return 0;
687 1.33 leo
688 1.33 leo bad:
689 1.33 leo *ihp = -1;
690 1.33 leo return 1;
691 1.1 leo }
692 1.1 leo
693 1.1 leo const char *
694 1.1 leo pci_intr_string(pc, ih)
695 1.1 leo pci_chipset_tag_t pc;
696 1.1 leo pci_intr_handle_t ih;
697 1.1 leo {
698 1.1 leo static char irqstr[8]; /* 4 + 2 + NULL + sanity */
699 1.1 leo
700 1.9 leo if (ih == -1)
701 1.36 provos panic("pci_intr_string: bogus handle 0x%x", ih);
702 1.1 leo
703 1.3 christos sprintf(irqstr, "irq %d", ih);
704 1.1 leo return (irqstr);
705 1.1 leo
706 1.22 cgd }
707 1.22 cgd
708 1.22 cgd const struct evcnt *
709 1.22 cgd pci_intr_evcnt(pc, ih)
710 1.22 cgd pci_chipset_tag_t pc;
711 1.22 cgd pci_intr_handle_t ih;
712 1.22 cgd {
713 1.22 cgd
714 1.22 cgd /* XXX for now, no evcnt parent reported */
715 1.22 cgd return NULL;
716 1.1 leo }
717