Home | History | Annotate | Line # | Download | only in pci
pci_machdep.c revision 1.55
      1  1.55   tsutsui /*	$NetBSD: pci_machdep.c,v 1.55 2018/01/31 15:36:29 tsutsui Exp $	*/
      2   1.1       leo 
      3   1.1       leo /*
      4   1.1       leo  * Copyright (c) 1996 Leo Weppelman.  All rights reserved.
      5   1.7       cgd  * Copyright (c) 1996, 1997 Christopher G. Demetriou.  All rights reserved.
      6  1.13   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      7   1.1       leo  *
      8   1.1       leo  * Redistribution and use in source and binary forms, with or without
      9   1.1       leo  * modification, are permitted provided that the following conditions
     10   1.1       leo  * are met:
     11   1.1       leo  * 1. Redistributions of source code must retain the above copyright
     12   1.1       leo  *    notice, this list of conditions and the following disclaimer.
     13   1.1       leo  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1       leo  *    notice, this list of conditions and the following disclaimer in the
     15   1.1       leo  *    documentation and/or other materials provided with the distribution.
     16   1.1       leo  * 3. All advertising materials mentioning features or use of this software
     17   1.1       leo  *    must display the following acknowledgement:
     18  1.13   mycroft  *	This product includes software developed by Charles M. Hannum.
     19   1.1       leo  * 4. The name of the author may not be used to endorse or promote products
     20   1.1       leo  *    derived from this software without specific prior written permission.
     21   1.1       leo  *
     22   1.1       leo  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23   1.1       leo  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24   1.1       leo  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25   1.1       leo  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26   1.1       leo  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27   1.1       leo  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28   1.1       leo  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29   1.1       leo  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30   1.1       leo  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31   1.1       leo  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32   1.1       leo  */
     33   1.1       leo 
     34  1.40     lukem #include <sys/cdefs.h>
     35  1.55   tsutsui __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.55 2018/01/31 15:36:29 tsutsui Exp $");
     36  1.40     lukem 
     37  1.31       leo #include "opt_mbtype.h"
     38  1.40     lukem 
     39   1.1       leo #include <sys/types.h>
     40   1.1       leo #include <sys/param.h>
     41   1.1       leo #include <sys/time.h>
     42   1.1       leo #include <sys/systm.h>
     43   1.1       leo #include <sys/errno.h>
     44   1.1       leo #include <sys/device.h>
     45  1.14    thomas #include <sys/malloc.h>
     46   1.1       leo 
     47  1.30       leo #define _ATARI_BUS_DMA_PRIVATE
     48  1.52    dyoung #include <sys/bus.h>
     49   1.1       leo 
     50   1.1       leo #include <dev/pci/pcivar.h>
     51   1.1       leo #include <dev/pci/pcireg.h>
     52  1.55   tsutsui #include <dev/pci/pcidevs.h>
     53   1.1       leo 
     54  1.30       leo #include <uvm/uvm_extern.h>
     55  1.30       leo 
     56   1.1       leo #include <machine/cpu.h>
     57   1.1       leo #include <machine/iomap.h>
     58   1.9       leo #include <machine/mfp.h>
     59  1.10       leo 
     60   1.1       leo #include <atari/atari/device.h>
     61  1.17       leo #include <atari/pci/pci_vga.h>
     62   1.1       leo 
     63   1.9       leo /*
     64  1.14    thomas  * Sizes of pci memory and I/O area.
     65   1.9       leo  */
     66  1.14    thomas #define PCI_MEM_END     0x10000000      /* 256 MByte */
     67  1.14    thomas #define PCI_IO_END      0x10000000      /* 256 MByte */
     68  1.14    thomas 
     69  1.14    thomas /*
     70  1.14    thomas  * We preserve some space at the begin of the pci area for 32BIT_1M
     71  1.14    thomas  * devices and standard vga.
     72  1.14    thomas  */
     73  1.14    thomas #define PCI_MEM_START   0x00100000      /*   1 MByte */
     74  1.15    thomas #define PCI_IO_START    0x00004000      /*  16 kByte (some PCI cards allow only
     75  1.25       leo 					    I/O addresses up to 0xffff) */
     76  1.20    thomas 
     77  1.20    thomas /*
     78  1.20    thomas  * PCI memory and IO should be aligned acording to this masks
     79  1.20    thomas  */
     80  1.20    thomas #define PCI_MACHDEP_IO_ALIGN_MASK	0xffffff00
     81  1.20    thomas #define PCI_MACHDEP_MEM_ALIGN_MASK	0xfffff000
     82  1.20    thomas 
     83  1.19       leo /*
     84  1.19       leo  * Convert a PCI 'device' number to a slot number.
     85  1.19       leo  */
     86  1.19       leo #define	DEV2SLOT(dev)	(3 - dev)
     87  1.14    thomas 
     88  1.14    thomas /*
     89  1.14    thomas  * Struct to hold the memory and I/O datas of the pci devices
     90  1.14    thomas  */
     91  1.14    thomas struct pci_memreg {
     92  1.14    thomas     LIST_ENTRY(pci_memreg) link;
     93  1.14    thomas     int dev;
     94  1.14    thomas     pcitag_t tag;
     95  1.14    thomas     pcireg_t reg, address, mask;
     96  1.14    thomas     u_int32_t size;
     97  1.14    thomas     u_int32_t csr;
     98  1.14    thomas };
     99  1.14    thomas 
    100  1.14    thomas typedef LIST_HEAD(pci_memreg_head, pci_memreg) PCI_MEMREG;
    101   1.9       leo 
    102  1.30       leo /*
    103  1.30       leo  * Entry points for PCI DMA.  Use only the 'standard' functions.
    104  1.30       leo  */
    105  1.44       dsl int	_bus_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
    106  1.44       dsl 	    bus_size_t, int, bus_dmamap_t *);
    107  1.30       leo struct atari_bus_dma_tag pci_bus_dma_tag = {
    108  1.30       leo 	0,
    109  1.33       leo #if defined(_ATARIHW_)
    110  1.31       leo 	0x80000000, /* On the Hades, CPU memory starts here PCI-wise */
    111  1.31       leo #else
    112  1.31       leo 	0,
    113  1.31       leo #endif
    114  1.30       leo 	_bus_dmamap_create,
    115  1.30       leo 	_bus_dmamap_destroy,
    116  1.30       leo 	_bus_dmamap_load,
    117  1.30       leo 	_bus_dmamap_load_mbuf,
    118  1.30       leo 	_bus_dmamap_load_uio,
    119  1.30       leo 	_bus_dmamap_load_raw,
    120  1.30       leo 	_bus_dmamap_unload,
    121  1.30       leo 	_bus_dmamap_sync,
    122  1.30       leo };
    123  1.30       leo 
    124  1.51   tsutsui int	ataripcibusprint(void *, const char *);
    125  1.51   tsutsui int	pcibusmatch(device_t, cfdata_t, void *);
    126  1.51   tsutsui void	pcibusattach(device_t, device_t, void *);
    127  1.44       dsl 
    128  1.44       dsl static void enable_pci_devices(void);
    129  1.44       dsl static void insert_into_list(PCI_MEMREG *head, struct pci_memreg *elem);
    130  1.44       dsl static int overlap_pci_areas(struct pci_memreg *p,
    131  1.44       dsl 	struct pci_memreg *self, u_int addr, u_int size, u_int what);
    132   1.1       leo 
    133  1.51   tsutsui CFATTACH_DECL_NEW(pcib, 0,
    134  1.38   thorpej     pcibusmatch, pcibusattach, NULL, NULL);
    135   1.1       leo 
    136  1.27       leo /*
    137  1.27       leo  * We need some static storage to probe pci-busses for VGA cards during
    138  1.27       leo  * early console init.
    139  1.27       leo  */
    140  1.27       leo static struct atari_bus_space	bs_storage[2];	/* 1 iot, 1 memt */
    141  1.27       leo 
    142   1.1       leo int
    143  1.51   tsutsui pcibusmatch(device_t parent, cfdata_t cf, void *aux)
    144   1.1       leo {
    145  1.26       leo 	static int	nmatched = 0;
    146  1.26       leo 
    147  1.51   tsutsui 	if (strcmp((char *)aux, "pcib"))
    148  1.48   tsutsui 		return 0;	/* Wrong number... */
    149  1.26       leo 
    150  1.48   tsutsui 	if (atari_realconfig == 0)
    151  1.48   tsutsui 		return 1;
    152  1.27       leo 
    153  1.31       leo 	if (machineid & (ATARI_HADES|ATARI_MILAN)) {
    154  1.26       leo 		/*
    155  1.31       leo 		 * Both Hades and Milan have only one pci bus
    156  1.26       leo 		 */
    157  1.26       leo 		if (nmatched)
    158  1.48   tsutsui 			return 0;
    159  1.26       leo 		nmatched++;
    160  1.48   tsutsui 		return 1;
    161  1.26       leo 	}
    162  1.48   tsutsui 	return 0;
    163   1.1       leo }
    164   1.1       leo 
    165   1.1       leo void
    166  1.51   tsutsui pcibusattach(device_t parent, device_t self, void *aux)
    167   1.1       leo {
    168   1.1       leo 	struct pcibus_attach_args	pba;
    169   1.1       leo 
    170   1.4       leo 	pba.pba_pc      = NULL;
    171   1.1       leo 	pba.pba_bus     = 0;
    172  1.35   thorpej 	pba.pba_bridgetag = NULL;
    173  1.50    dyoung 	pba.pba_flags	= PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY;
    174  1.30       leo 	pba.pba_dmat	= &pci_bus_dma_tag;
    175  1.27       leo 	pba.pba_iot     = leb_alloc_bus_space_tag(&bs_storage[0]);
    176  1.29       leo 	pba.pba_memt    = leb_alloc_bus_space_tag(&bs_storage[1]);
    177  1.11       leo 	if ((pba.pba_iot == NULL) || (pba.pba_memt == NULL)) {
    178  1.11       leo 		printf("leb_alloc_bus_space_tag failed!\n");
    179  1.11       leo 		return;
    180  1.11       leo 	}
    181  1.11       leo 	pba.pba_iot->base  = PCI_IO_PHYS;
    182  1.11       leo 	pba.pba_memt->base = PCI_MEM_PHYS;
    183   1.6       leo 
    184  1.51   tsutsui 	if (self == NULL) {
    185  1.27       leo 		/*
    186  1.27       leo 		 * Scan the bus for a VGA-card that we support. If we
    187  1.27       leo 		 * find one, try to initialize it to a 'standard' text
    188  1.27       leo 		 * mode (80x25).
    189  1.27       leo 		 */
    190  1.32       leo 		check_for_vga(pba.pba_iot, pba.pba_memt);
    191  1.27       leo 		return;
    192  1.27       leo 	}
    193  1.27       leo 
    194  1.27       leo 	enable_pci_devices();
    195  1.27       leo 
    196  1.31       leo #if defined(_ATARIHW_)
    197   1.9       leo 	MFP2->mf_aer &= ~(0x27); /* PCI interrupts: HIGH -> LOW */
    198  1.31       leo #endif
    199   1.9       leo 
    200   1.6       leo 	printf("\n");
    201   1.1       leo 
    202  1.51   tsutsui 	config_found_ia(self, "pcibus", &pba, ataripcibusprint);
    203   1.1       leo }
    204   1.1       leo 
    205   1.1       leo int
    206  1.51   tsutsui ataripcibusprint(void *aux, const char *name)
    207   1.1       leo {
    208  1.48   tsutsui 
    209  1.48   tsutsui 	if (name == NULL)
    210  1.48   tsutsui 		return UNCONF;
    211  1.48   tsutsui 	return QUIET;
    212   1.1       leo }
    213   1.1       leo 
    214   1.1       leo void
    215  1.51   tsutsui pci_attach_hook(device_t parent, device_t self, struct pcibus_attach_args *pba)
    216   1.1       leo {
    217   1.1       leo }
    218   1.1       leo 
    219   1.1       leo /*
    220   1.9       leo  * Initialize the PCI-bus. The Atari-BIOS does not do this, so....
    221  1.14    thomas  * We only disable all devices here. Memory and I/O enabling is done
    222  1.14    thomas  * later at pcibusattach.
    223   1.9       leo  */
    224   1.9       leo void
    225  1.47    cegger init_pci_bus(void)
    226   1.9       leo {
    227   1.9       leo 	pci_chipset_tag_t	pc = NULL; /* XXX */
    228   1.9       leo 	pcitag_t		tag;
    229  1.14    thomas 	pcireg_t		csr;
    230  1.14    thomas 	int			device, id, maxndevs;
    231   1.9       leo 
    232  1.14    thomas 	tag   = 0;
    233  1.14    thomas 	id    = 0;
    234   1.9       leo 
    235   1.9       leo 	maxndevs = pci_bus_maxdevs(pc, 0);
    236   1.9       leo 
    237   1.9       leo 	for (device = 0; device < maxndevs; device++) {
    238   1.9       leo 
    239   1.9       leo 		tag = pci_make_tag(pc, 0, device, 0);
    240   1.9       leo 		id  = pci_conf_read(pc, tag, PCI_ID_REG);
    241   1.9       leo 		if (id == 0 || id == 0xffffffff)
    242   1.9       leo 			continue;
    243   1.9       leo 
    244  1.14    thomas 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    245  1.14    thomas 		csr &= ~(PCI_COMMAND_MEM_ENABLE|PCI_COMMAND_IO_ENABLE);
    246  1.14    thomas 		csr &= ~PCI_COMMAND_MASTER_ENABLE;
    247  1.14    thomas 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    248  1.14    thomas 	}
    249  1.14    thomas }
    250  1.14    thomas 
    251  1.14    thomas /*
    252  1.14    thomas  * insert a new element in an existing list that the ID's (size in struct
    253  1.14    thomas  * pci_memreg) are sorted.
    254  1.14    thomas  */
    255  1.14    thomas static void
    256  1.45       dsl insert_into_list(PCI_MEMREG *head, struct pci_memreg *elem)
    257  1.14    thomas {
    258  1.14    thomas     struct pci_memreg *p, *q;
    259  1.14    thomas 
    260  1.14    thomas     p = LIST_FIRST(head);
    261  1.14    thomas     q = NULL;
    262  1.14    thomas 
    263  1.14    thomas     for (; p != NULL && p->size < elem->size; q = p, p = LIST_NEXT(p, link));
    264  1.14    thomas 
    265  1.14    thomas     if (q == NULL) {
    266  1.14    thomas 	LIST_INSERT_HEAD(head, elem, link);
    267  1.14    thomas     } else {
    268  1.14    thomas 	LIST_INSERT_AFTER(q, elem, link);
    269  1.14    thomas     }
    270  1.14    thomas }
    271  1.14    thomas 
    272  1.14    thomas /*
    273  1.14    thomas  * Test if a new selected area overlaps with an already (probably preselected)
    274  1.14    thomas  * pci area.
    275  1.14    thomas  */
    276  1.14    thomas static int
    277  1.46       dsl overlap_pci_areas(struct pci_memreg *p, struct pci_memreg *self, u_int addr, u_int size, u_int what)
    278  1.14    thomas {
    279  1.14    thomas     struct pci_memreg *q;
    280  1.14    thomas 
    281  1.14    thomas     if (p == NULL)
    282  1.14    thomas 	return 0;
    283  1.14    thomas 
    284  1.14    thomas     q = p;
    285  1.14    thomas     while (q != NULL) {
    286  1.31       leo       if ((q != self) && (q->csr & what)) {
    287  1.31       leo 	if ((addr >= q->address) && (addr < (q->address + q->size))) {
    288  1.14    thomas #ifdef DEBUG_PCI_MACHDEP
    289  1.31       leo 	  printf("\noverlap area dev %d reg 0x%02x with dev %d reg 0x%02x",
    290  1.14    thomas 			self->dev, self->reg, q->dev, q->reg);
    291  1.14    thomas #endif
    292  1.31       leo 	  return 1;
    293  1.31       leo 	}
    294  1.31       leo 	if ((q->address >= addr) && (q->address < (addr + size))) {
    295  1.14    thomas #ifdef DEBUG_PCI_MACHDEP
    296  1.31       leo 	  printf("\noverlap area dev %d reg 0x%02x with dev %d reg 0x%02x",
    297  1.14    thomas 			self->dev, self->reg, q->dev, q->reg);
    298  1.14    thomas #endif
    299  1.31       leo 	  return 1;
    300  1.14    thomas 	}
    301  1.31       leo       }
    302  1.31       leo       q = LIST_NEXT(q, link);
    303  1.14    thomas     }
    304  1.14    thomas     return 0;
    305  1.14    thomas }
    306  1.14    thomas 
    307  1.14    thomas /*
    308  1.14    thomas  * Enable memory and I/O on pci devices. Care about already enabled devices
    309  1.14    thomas  * (probabaly by the console driver).
    310  1.14    thomas  *
    311  1.14    thomas  * The idea behind the following code is:
    312  1.14    thomas  * We build a by sizes sorted list of the requirements of the different
    313  1.14    thomas  * pci devices. After that we choose the start addresses of that areas
    314  1.14    thomas  * in such a way that they are placed as closed as possible together.
    315  1.14    thomas  */
    316  1.14    thomas static void
    317  1.47    cegger enable_pci_devices(void)
    318  1.14    thomas {
    319  1.14    thomas     PCI_MEMREG memlist;
    320  1.14    thomas     PCI_MEMREG iolist;
    321  1.14    thomas     struct pci_memreg *p, *q;
    322  1.14    thomas     int dev, reg, id, class;
    323  1.14    thomas     pcitag_t tag;
    324  1.14    thomas     pcireg_t csr, address, mask;
    325  1.14    thomas     pci_chipset_tag_t pc;
    326  1.14    thomas     int sizecnt, membase_1m;
    327  1.14    thomas 
    328  1.14    thomas     pc = 0;
    329  1.14    thomas     csr = 0;
    330  1.14    thomas     tag = 0;
    331  1.14    thomas 
    332  1.14    thomas     LIST_INIT(&memlist);
    333  1.14    thomas     LIST_INIT(&iolist);
    334  1.14    thomas 
    335  1.14    thomas     /*
    336  1.14    thomas      * first step: go through all devices and gather memory and I/O
    337  1.14    thomas      * sizes
    338  1.14    thomas      */
    339  1.14    thomas     for (dev = 0; dev < pci_bus_maxdevs(pc,0); dev++) {
    340  1.14    thomas 
    341  1.14    thomas 	tag = pci_make_tag(pc, 0, dev, 0);
    342  1.14    thomas 	id  = pci_conf_read(pc, tag, PCI_ID_REG);
    343  1.14    thomas 	if (id == 0 || id == 0xffffffff)
    344  1.14    thomas 	    continue;
    345  1.14    thomas 
    346  1.14    thomas 	csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    347  1.14    thomas 
    348  1.14    thomas 	/*
    349  1.14    thomas 	 * special case: if a display card is found and memory is enabled
    350  1.14    thomas 	 * preserve 128k at 0xa0000 as vga memory.
    351  1.18       leo 	 * XXX: if a display card is found without being enabled, leave
    352  1.18       leo 	 *      it alone! You will usually only create conflicts by enabeling
    353  1.18       leo 	 *      it.
    354  1.14    thomas 	 */
    355  1.14    thomas 	class = pci_conf_read(pc, tag, PCI_CLASS_REG);
    356  1.14    thomas 	switch (PCI_CLASS(class)) {
    357  1.14    thomas 	    case PCI_CLASS_PREHISTORIC:
    358  1.14    thomas 	    case PCI_CLASS_DISPLAY:
    359  1.18       leo 	      if (csr & (PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE)) {
    360  1.14    thomas 		    p = (struct pci_memreg *)malloc(sizeof(struct pci_memreg),
    361  1.14    thomas 				M_TEMP, M_WAITOK);
    362  1.14    thomas 		    memset(p, '\0', sizeof(struct pci_memreg));
    363  1.14    thomas 		    p->dev = dev;
    364  1.14    thomas 		    p->csr = csr;
    365  1.14    thomas 		    p->tag = tag;
    366  1.14    thomas 		    p->reg = 0;     /* there is no register about this */
    367  1.14    thomas 		    p->size = 0x20000;  /* 128kByte */
    368  1.14    thomas 		    p->mask = 0xfffe0000;
    369  1.14    thomas 		    p->address = 0xa0000;
    370  1.14    thomas 
    371  1.14    thomas 		    insert_into_list(&memlist, p);
    372  1.18       leo 	      }
    373  1.18       leo 	      else continue;
    374   1.9       leo 	}
    375   1.9       leo 
    376  1.14    thomas 	for (reg = PCI_MAPREG_START; reg < PCI_MAPREG_END; reg += 4) {
    377  1.14    thomas 
    378  1.14    thomas 	    address = pci_conf_read(pc, tag, reg);
    379  1.14    thomas 	    pci_conf_write(pc, tag, reg, 0xffffffff);
    380  1.14    thomas 	    mask    = pci_conf_read(pc, tag, reg);
    381  1.14    thomas 	    pci_conf_write(pc, tag, reg, address);
    382  1.14    thomas 	    if (mask == 0)
    383  1.14    thomas 		continue; /* Register unused */
    384  1.14    thomas 
    385  1.14    thomas 	    p = (struct pci_memreg *)malloc(sizeof(struct pci_memreg),
    386  1.14    thomas 			M_TEMP, M_WAITOK);
    387  1.14    thomas 	    memset(p, '\0', sizeof(struct pci_memreg));
    388  1.14    thomas 	    p->dev = dev;
    389  1.14    thomas 	    p->csr = csr;
    390  1.14    thomas 	    p->tag = tag;
    391  1.14    thomas 	    p->reg = reg;
    392  1.14    thomas 	    p->mask = mask;
    393  1.14    thomas 	    p->address = 0;
    394  1.14    thomas 
    395  1.14    thomas 	    if (mask & PCI_MAPREG_TYPE_IO) {
    396  1.14    thomas 		p->size = PCI_MAPREG_IO_SIZE(mask);
    397  1.14    thomas 
    398  1.14    thomas 		/*
    399  1.20    thomas 		 * Align IO if necessary
    400  1.20    thomas 		 */
    401  1.20    thomas 		if (p->size < PCI_MAPREG_IO_SIZE(PCI_MACHDEP_IO_ALIGN_MASK)) {
    402  1.20    thomas 		    p->mask = PCI_MACHDEP_IO_ALIGN_MASK;
    403  1.20    thomas 		    p->size = PCI_MAPREG_IO_SIZE(p->mask);
    404  1.20    thomas 		}
    405  1.20    thomas 
    406  1.20    thomas 		/*
    407  1.14    thomas 		 * if I/O is already enabled (probably by the console driver)
    408  1.14    thomas 		 * save the address in order to take care about it later.
    409  1.14    thomas 		 */
    410  1.14    thomas 		if (csr & PCI_COMMAND_IO_ENABLE)
    411  1.14    thomas 		    p->address = address;
    412  1.14    thomas 
    413  1.14    thomas 		insert_into_list(&iolist, p);
    414  1.14    thomas 	    } else {
    415  1.14    thomas 		p->size = PCI_MAPREG_MEM_SIZE(mask);
    416  1.14    thomas 
    417  1.14    thomas 		/*
    418  1.20    thomas 		 * Align memory if necessary
    419  1.20    thomas 		 */
    420  1.20    thomas 		if (p->size < PCI_MAPREG_IO_SIZE(PCI_MACHDEP_MEM_ALIGN_MASK)) {
    421  1.20    thomas 		    p->mask = PCI_MACHDEP_MEM_ALIGN_MASK;
    422  1.20    thomas 		    p->size = PCI_MAPREG_MEM_SIZE(p->mask);
    423  1.20    thomas 		}
    424  1.20    thomas 
    425  1.20    thomas 		/*
    426  1.14    thomas 		 * if memory is already enabled (probably by the console driver)
    427  1.14    thomas 		 * save the address in order to take care about it later.
    428  1.14    thomas 		 */
    429  1.14    thomas 		if (csr & PCI_COMMAND_MEM_ENABLE)
    430  1.14    thomas 		    p->address = address;
    431  1.14    thomas 
    432  1.14    thomas 		insert_into_list(&memlist, p);
    433   1.9       leo 
    434  1.14    thomas 		if (PCI_MAPREG_MEM_TYPE(mask) == PCI_MAPREG_MEM_TYPE_64BIT)
    435  1.14    thomas 		    reg++;
    436  1.14    thomas 	    }
    437  1.14    thomas 	}
    438   1.9       leo 
    439  1.33       leo 
    440  1.33       leo #if defined(_ATARIHW_)
    441  1.14    thomas 	/*
    442  1.14    thomas 	 * Both interrupt pin & line are set to the device (== slot)
    443  1.33       leo 	 * number. This makes sense on the atari Hades because the
    444  1.14    thomas 	 * individual slots are hard-wired to a specific MFP-pin.
    445  1.14    thomas 	 */
    446  1.19       leo 	csr  = (DEV2SLOT(dev) << PCI_INTERRUPT_PIN_SHIFT);
    447  1.19       leo 	csr |= (DEV2SLOT(dev) << PCI_INTERRUPT_LINE_SHIFT);
    448  1.14    thomas 	pci_conf_write(pc, tag, PCI_INTERRUPT_REG, csr);
    449  1.33       leo #else
    450  1.33       leo 	/*
    451  1.33       leo 	 * On the Milan, we accept the BIOS's choice.
    452  1.33       leo 	 */
    453  1.55   tsutsui 	/* ..except the secondary IDE interrupt that the BIOS doesn't setup. */
    454  1.55   tsutsui #define PIIX_PCIB_MBIRQ0	0x70
    455  1.55   tsutsui 	if ((PCI_VENDOR(id) == PCI_VENDOR_INTEL) &&
    456  1.55   tsutsui 	    (PCI_PRODUCT(id) == PCI_PRODUCT_INTEL_82371FB_ISA)) {
    457  1.55   tsutsui 		/* Set Interrupt Routing for MBIRQ0 to IRQ15 */
    458  1.55   tsutsui 		csr = pci_conf_read(pc, tag, PIIX_PCIB_MBIRQ0);
    459  1.55   tsutsui 		csr &= ~0x00000ff;
    460  1.55   tsutsui 		csr |=  0x000000f;	/* IRQ15 */
    461  1.55   tsutsui 		pci_conf_write(pc, tag, PIIX_PCIB_MBIRQ0, csr);
    462  1.55   tsutsui #ifdef DEBUG_PCI_MACHDEP
    463  1.55   tsutsui 		printf("\npcib0: enable and route MBIRQ0 to irq 15\n");
    464  1.55   tsutsui #endif
    465  1.55   tsutsui 	}
    466  1.33       leo #endif
    467  1.14    thomas     }
    468  1.14    thomas 
    469  1.14    thomas     /*
    470  1.41       wiz      * second step: calculate the memory and I/O addresses beginning from
    471  1.14    thomas      * PCI_MEM_START and PCI_IO_START. Care about already mapped areas.
    472  1.14    thomas      *
    473  1.25       leo      * begin with memory list
    474  1.14    thomas      */
    475  1.14    thomas 
    476  1.14    thomas     address = PCI_MEM_START;
    477  1.14    thomas     sizecnt = 0;
    478  1.14    thomas     membase_1m = 0;
    479  1.14    thomas     p = LIST_FIRST(&memlist);
    480  1.14    thomas     while (p != NULL) {
    481  1.14    thomas 	if (!(p->csr & PCI_COMMAND_MEM_ENABLE)) {
    482  1.14    thomas 	    if (PCI_MAPREG_MEM_TYPE(p->mask) == PCI_MAPREG_MEM_TYPE_32BIT_1M) {
    483  1.14    thomas 		if (p->size > membase_1m)
    484  1.14    thomas 		    membase_1m = p->size;
    485  1.14    thomas 		do {
    486  1.14    thomas 		    p->address = membase_1m;
    487  1.14    thomas 		    membase_1m += p->size;
    488  1.14    thomas 		} while (overlap_pci_areas(LIST_FIRST(&memlist), p, p->address,
    489  1.14    thomas 					   p->size, PCI_COMMAND_MEM_ENABLE));
    490  1.14    thomas 		if (membase_1m > 0x00100000) {
    491  1.14    thomas 		    /*
    492  1.14    thomas 		     * Should we panic here?
    493  1.14    thomas 		     */
    494  1.14    thomas 		    printf("\npcibus0: dev %d reg %d: memory not configured",
    495  1.14    thomas 			    p->dev, p->reg);
    496  1.14    thomas 		    p->reg = 0;
    497   1.9       leo 		}
    498  1.14    thomas 	    } else {
    499   1.9       leo 
    500  1.14    thomas 		if (sizecnt && (p->size > sizecnt))
    501  1.14    thomas 		    sizecnt = ((p->size + sizecnt) & p->mask) &
    502  1.14    thomas 			      PCI_MAPREG_MEM_ADDR_MASK;
    503  1.14    thomas 		if (sizecnt > address) {
    504  1.14    thomas 		    address = sizecnt;
    505  1.14    thomas 		    sizecnt = 0;
    506  1.14    thomas 		}
    507   1.9       leo 
    508  1.14    thomas 		do {
    509  1.14    thomas 		    p->address = address + sizecnt;
    510  1.14    thomas 		    sizecnt += p->size;
    511  1.14    thomas 		} while (overlap_pci_areas(LIST_FIRST(&memlist), p, p->address,
    512  1.14    thomas 					   p->size, PCI_COMMAND_MEM_ENABLE));
    513  1.14    thomas 
    514  1.14    thomas 		if ((address + sizecnt) > PCI_MEM_END) {
    515  1.14    thomas 		    /*
    516  1.14    thomas 		     * Should we panic here?
    517  1.14    thomas 		     */
    518  1.14    thomas 		    printf("\npcibus0: dev %d reg %d: memory not configured",
    519  1.14    thomas 			    p->dev, p->reg);
    520  1.14    thomas 		    p->reg = 0;
    521  1.14    thomas 		}
    522  1.14    thomas 	    }
    523  1.14    thomas 	    if (p->reg > 0) {
    524  1.14    thomas 		pci_conf_write(pc, p->tag, p->reg, p->address);
    525  1.14    thomas 		csr = pci_conf_read(pc, p->tag, PCI_COMMAND_STATUS_REG);
    526  1.14    thomas 		csr |= PCI_COMMAND_MEM_ENABLE | PCI_COMMAND_MASTER_ENABLE;
    527  1.14    thomas 		pci_conf_write(pc, p->tag, PCI_COMMAND_STATUS_REG, csr);
    528  1.20    thomas 		p->csr = csr;
    529  1.14    thomas 	    }
    530  1.14    thomas 	}
    531  1.14    thomas 	p = LIST_NEXT(p, link);
    532  1.14    thomas     }
    533   1.9       leo 
    534  1.14    thomas     /*
    535  1.14    thomas      * now the I/O list
    536  1.14    thomas      */
    537  1.14    thomas 
    538  1.14    thomas     address = PCI_IO_START;
    539  1.14    thomas     sizecnt = 0;
    540  1.14    thomas     p = LIST_FIRST(&iolist);
    541  1.14    thomas     while (p != NULL) {
    542  1.14    thomas 	if (!(p->csr & PCI_COMMAND_IO_ENABLE)) {
    543  1.14    thomas 
    544  1.14    thomas 	    if (sizecnt && (p->size > sizecnt))
    545  1.14    thomas 		sizecnt = ((p->size + sizecnt) & p->mask) &
    546  1.14    thomas 			  PCI_MAPREG_IO_ADDR_MASK;
    547  1.14    thomas 	    if (sizecnt > address) {
    548  1.14    thomas 		address = sizecnt;
    549  1.14    thomas 		sizecnt = 0;
    550  1.14    thomas 	    }
    551  1.14    thomas 
    552  1.14    thomas 	    do {
    553  1.14    thomas 		p->address = address + sizecnt;
    554  1.14    thomas 		sizecnt += p->size;
    555  1.14    thomas 	    } while (overlap_pci_areas(LIST_FIRST(&iolist), p, p->address,
    556  1.14    thomas 				       p->size, PCI_COMMAND_IO_ENABLE));
    557   1.9       leo 
    558  1.14    thomas 	    if ((address + sizecnt) > PCI_IO_END) {
    559   1.9       leo 		/*
    560  1.14    thomas 		 * Should we panic here?
    561   1.9       leo 		 */
    562  1.14    thomas 		printf("\npcibus0: dev %d reg %d: io not configured",
    563  1.14    thomas 			p->dev, p->reg);
    564  1.14    thomas 	    } else {
    565  1.14    thomas 		pci_conf_write(pc, p->tag, p->reg, p->address);
    566  1.14    thomas 		csr = pci_conf_read(pc, p->tag, PCI_COMMAND_STATUS_REG);
    567  1.14    thomas 		csr |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MASTER_ENABLE;
    568  1.14    thomas 		pci_conf_write(pc, p->tag, PCI_COMMAND_STATUS_REG, csr);
    569  1.20    thomas 		p->csr = csr;
    570  1.14    thomas 	    }
    571   1.9       leo 	}
    572  1.14    thomas 	p = LIST_NEXT(p, link);
    573  1.14    thomas     }
    574  1.14    thomas 
    575  1.14    thomas #ifdef DEBUG_PCI_MACHDEP
    576  1.14    thomas     printf("\nI/O List:\n");
    577  1.14    thomas     p = LIST_FIRST(&iolist);
    578  1.14    thomas 
    579  1.14    thomas     while (p != NULL) {
    580  1.14    thomas 	printf("\ndev: %d, reg: 0x%02x, size: 0x%08x, addr: 0x%08x", p->dev,
    581  1.14    thomas 			p->reg, p->size, p->address);
    582  1.14    thomas 	p = LIST_NEXT(p, link);
    583  1.14    thomas     }
    584  1.14    thomas     printf("\nMemlist:");
    585  1.14    thomas     p = LIST_FIRST(&memlist);
    586  1.14    thomas 
    587  1.14    thomas     while (p != NULL) {
    588  1.14    thomas 	printf("\ndev: %d, reg: 0x%02x, size: 0x%08x, addr: 0x%08x", p->dev,
    589  1.14    thomas 			p->reg, p->size, p->address);
    590  1.14    thomas 	p = LIST_NEXT(p, link);
    591  1.14    thomas     }
    592  1.14    thomas #endif
    593  1.14    thomas 
    594  1.14    thomas     /*
    595  1.14    thomas      * Free the lists
    596  1.14    thomas      */
    597  1.14    thomas     p = LIST_FIRST(&iolist);
    598  1.14    thomas     while (p != NULL) {
    599  1.14    thomas 	q = p;
    600  1.14    thomas 	LIST_REMOVE(q, link);
    601  1.14    thomas 	free(p, M_WAITOK);
    602  1.14    thomas 	p = LIST_FIRST(&iolist);
    603  1.14    thomas     }
    604  1.14    thomas     p = LIST_FIRST(&memlist);
    605  1.14    thomas     while (p != NULL) {
    606  1.14    thomas 	q = p;
    607  1.14    thomas 	LIST_REMOVE(q, link);
    608  1.14    thomas 	free(p, M_WAITOK);
    609  1.14    thomas 	p = LIST_FIRST(&memlist);
    610  1.14    thomas     }
    611   1.9       leo }
    612   1.9       leo 
    613   1.1       leo pcitag_t
    614  1.46       dsl pci_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
    615   1.1       leo {
    616  1.48   tsutsui 
    617  1.48   tsutsui 	return (bus << 16) | (device << 11) | (function << 8);
    618  1.34   thorpej }
    619  1.34   thorpej 
    620  1.34   thorpej void
    621  1.46       dsl pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag, int *bp, int *dp, int *fp)
    622  1.34   thorpej {
    623  1.34   thorpej 
    624  1.34   thorpej 	if (bp != NULL)
    625  1.34   thorpej 		*bp = (tag >> 16) & 0xff;
    626  1.34   thorpej 	if (dp != NULL)
    627  1.34   thorpej 		*dp = (tag >> 11) & 0x1f;
    628  1.34   thorpej 	if (fp != NULL)
    629  1.34   thorpej 		*fp = (tag >> 8) & 0x7;
    630   1.1       leo }
    631   1.1       leo 
    632   1.1       leo int
    633  1.49    dyoung pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    634   1.1       leo {
    635  1.28  sommerfe 	int line = pa->pa_intrline;
    636  1.28  sommerfe 
    637  1.33       leo #if defined(_MILANHW_)
    638  1.33       leo 	/*
    639  1.33       leo 	 * On the Hades, the 'pin' info is useless.
    640  1.33       leo 	 */
    641  1.33       leo 	{
    642  1.33       leo 		int pin = pa->pa_intrpin;
    643  1.33       leo 
    644  1.33       leo 		if (pin == 0) {
    645  1.33       leo 			/* No IRQ used. */
    646  1.33       leo 			goto bad;
    647  1.33       leo 		}
    648  1.33       leo 		if (pin > PCI_INTERRUPT_PIN_MAX) {
    649  1.33       leo 			printf("pci_intr_map: bad interrupt pin %d\n", pin);
    650  1.33       leo 			goto bad;
    651  1.33       leo 		}
    652  1.33       leo 	}
    653  1.33       leo #endif /* _MILANHW_ */
    654  1.33       leo 
    655   1.9       leo 	/*
    656   1.9       leo 	 * According to the PCI-spec, 255 means `unknown' or `no connection'.
    657   1.9       leo 	 * Interpret this as 'no interrupt assigned'.
    658   1.9       leo 	 */
    659  1.33       leo 	if (line == 255)
    660  1.33       leo 		goto bad;
    661   1.9       leo 
    662   1.9       leo 	/*
    663  1.31       leo 	 * Values are pretty useless on the Hades since all interrupt
    664  1.31       leo 	 * lines for a card are tied together and hardwired to a
    665  1.31       leo 	 * specific TT-MFP I/O port.
    666  1.33       leo 	 * On the Milan, they are tied to the ICU.
    667   1.9       leo 	 */
    668  1.33       leo #if defined(_MILANHW_)
    669  1.33       leo 	if (line >= 16) {
    670  1.33       leo 		printf("pci_intr_map: bad interrupt line %d\n", line);
    671  1.33       leo 		goto bad;
    672  1.33       leo 	}
    673  1.33       leo 	if (line == 2) {
    674  1.33       leo 		printf("pci_intr_map: changed line 2 to line 9\n");
    675  1.33       leo 		line = 9;
    676  1.33       leo 	}
    677  1.33       leo 	/* Assume line == 0 means unassigned */
    678  1.33       leo 	if (line == 0)
    679  1.33       leo 		goto bad;
    680  1.33       leo #endif
    681   1.9       leo 	*ihp = line;
    682   1.9       leo 	return 0;
    683  1.33       leo 
    684  1.33       leo bad:
    685  1.33       leo 	*ihp = -1;
    686  1.33       leo 	return 1;
    687   1.1       leo }
    688   1.1       leo 
    689   1.1       leo const char *
    690  1.54  christos pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih, char *buf, size_t len)
    691   1.1       leo {
    692   1.9       leo 	if (ih == -1)
    693  1.36    provos 		panic("pci_intr_string: bogus handle 0x%x", ih);
    694   1.1       leo 
    695  1.54  christos 	snprintf(buf, len, "irq %d", ih);
    696  1.54  christos 	return buf;
    697   1.1       leo 
    698  1.22       cgd }
    699  1.22       cgd 
    700  1.22       cgd const struct evcnt *
    701  1.45       dsl pci_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih)
    702  1.22       cgd {
    703  1.22       cgd 
    704  1.22       cgd 	/* XXX for now, no evcnt parent reported */
    705  1.22       cgd 	return NULL;
    706   1.1       leo }
    707