intr.h revision 1.17
1/*	$NetBSD: intr.h,v 1.17 2002/07/05 18:45:17 matt Exp $	*/
2
3/*-
4 * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Charles M. Hannum.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 *    notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 *    notice, this list of conditions and the following disclaimer in the
17 *    documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 *    must display the following acknowledgement:
20 *        This product includes software developed by the NetBSD
21 *        Foundation, Inc. and its contributors.
22 * 4. Neither the name of The NetBSD Foundation nor the names of its
23 *    contributors may be used to endorse or promote products derived
24 *    from this software without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 * POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#ifndef _BEBOX_INTR_H_
40#define _BEBOX_INTR_H_
41
42/* Interrupt priority `levels'. */
43#define	IPL_NONE	9	/* nothing */
44#define	IPL_SOFTCLOCK	8	/* software clock interrupt */
45#define	IPL_SOFTNET	7	/* software network interrupt */
46#define	IPL_BIO		6	/* block I/O */
47#define	IPL_NET		5	/* network */
48#define	IPL_SOFTSERIAL	4	/* software serial interrupt */
49#define	IPL_TTY		3	/* terminal */
50#define	IPL_IMP		3	/* memory allocation */
51#define	IPL_AUDIO	2	/* audio */
52#define	IPL_CLOCK	1	/* clock */
53#define	IPL_HIGH	1	/* everything */
54#define	IPL_SERIAL	0	/* serial */
55#define	NIPL		10
56
57/* Interrupt sharing types. */
58#define	IST_NONE	0	/* none */
59#define	IST_PULSE	1	/* pulsed */
60#define	IST_EDGE	2	/* edge-triggered */
61#define	IST_LEVEL	3	/* level-triggered */
62
63#ifndef _LOCORE
64
65/*
66 * Interrupt handler chains.  intr_establish() inserts a handler into
67 * the list.  The handler is called with its (single) argument.
68 */
69struct intrhand {
70	int	(*ih_fun) __P((void *));
71	void	*ih_arg;
72	u_long	ih_count;
73	struct	intrhand *ih_next;
74	int	ih_level;
75	int	ih_irq;
76};
77
78void do_pending_int __P((void));
79
80void ext_intr __P((void));
81void *intr_establish __P((int, int, int, int (*)(void *), void *));
82void intr_disestablish __P((void *));
83void intr_calculatemasks __P((void));
84int  isa_intr __P((void));
85void isa_intr_mask __P((int));
86void isa_intr_clr __P((int));
87
88void enable_intr __P((void));
89void disable_intr __P((void));
90
91static __inline int splraise __P((int));
92static __inline int spllower __P((int));
93static __inline void splx __P((int));
94static __inline void set_sint __P((int));
95
96extern volatile int cpl, ipending, astpending, tickspending;
97extern int imask[];
98extern long intrcnt[];
99
100/*
101 *  Reorder protection in the following inline functions is
102 * achieved with the "eieio" instruction which the assembler
103 * seems to detect and then doesn't move instructions past....
104 */
105static __inline int
106splraise(newcpl)
107	int newcpl;
108{
109	int oldcpl;
110
111	__asm__ volatile("sync; eieio\n");	/* don't reorder.... */
112	oldcpl = cpl;
113	cpl = oldcpl | newcpl;
114	__asm__ volatile("sync; eieio\n");	/* reorder protect */
115	return(oldcpl);
116}
117
118static __inline void
119splx(newcpl)
120	int newcpl;
121{
122	__asm__ volatile("sync; eieio\n");	/* reorder protect */
123	cpl = newcpl;
124	if(ipending & ~newcpl)
125		do_pending_int();
126	__asm__ volatile("sync; eieio\n");	/* reorder protect */
127}
128
129static __inline int
130spllower(newcpl)
131	int newcpl;
132{
133	int oldcpl;
134
135	__asm__ volatile("sync; eieio\n");	/* reorder protect */
136	oldcpl = cpl;
137	cpl = newcpl;
138	if(ipending & ~newcpl)
139		do_pending_int();
140	__asm__ volatile("sync; eieio\n");	/* reorder protect */
141	return(oldcpl);
142}
143
144/* Following code should be implemented with lwarx/stwcx to avoid
145 * the disable/enable. i need to read the manual once more.... */
146static __inline void
147set_sint(pending)
148	int	pending;
149{
150	int	msrsave;
151
152	__asm__ ("mfmsr %0" : "=r"(msrsave));
153	__asm__ volatile ("mtmsr %0" :: "r"(msrsave & ~PSL_EE));
154	ipending |= pending;
155	__asm__ volatile ("mtmsr %0" :: "r"(msrsave));
156}
157
158#define	ICU_LEN		32
159#define	IRQ_SLAVE	2
160#define	LEGAL_IRQ(x)	((x) >= 0 && (x) < ICU_LEN && (x) != IRQ_SLAVE)
161
162#define	MOTHER_BOARD_REG	0x7ffff000
163#define	CPU0_INT_MASK	0x0f0
164#define	CPU1_INT_MASK	0x1f0
165#define	INT_STATE_REG	0x2f0
166
167#define	SINT_CLOCK	0x20000000
168#define	SINT_NET	0x40000000
169#define	SINT_SERIAL	0x80000000
170#define	SPL_CLOCK	0x00000001
171#define	SINT_MASK	(SINT_CLOCK|SINT_NET|SINT_SERIAL)
172
173#define	CNT_SINT_NET	29
174#define	CNT_SINT_CLOCK	30
175#define	CNT_SINT_SERIAL	31
176#define	CNT_CLOCK	0
177
178#define splbio()	splraise(imask[IPL_BIO])
179#define splnet()	splraise(imask[IPL_NET])
180#define spltty()	splraise(imask[IPL_TTY])
181#define splclock()	splraise(imask[IPL_CLOCK])
182#define splvm()		splraise(imask[IPL_IMP])
183#define	splserial()	splraise(imask[IPL_SERIAL])
184#define splstatclock()	splclock()
185#define	spllowersoftclock() spllower(imask[IPL_SOFTCLOCK])
186#define	splsoftclock()	splraise(imask[IPL_SOFTCLOCK])
187#define	splsoftnet()	splraise(imask[IPL_SOFTNET])
188#define	splsoftserial()	splraise(imask[IPL_SOFTSERIAL])
189
190#define spllpt()	spltty()
191
192#define	setsoftclock()	set_sint(SINT_CLOCK);
193#define	setsoftnet()	set_sint(SINT_NET);
194#define	setsoftserial()	set_sint(SINT_SERIAL);
195
196#define	splhigh()	splraise(imask[IPL_HIGH])
197#define	spl0()		spllower(0)
198
199#define	splsched()	splhigh()
200#define	spllock()	splhigh()
201
202#endif /* !_LOCORE */
203
204#endif /* !_BEBOX_INTR_H_ */
205