zs.c revision 1.14 1 1.14 tsutsui /* $NetBSD: zs.c,v 1.14 2008/03/29 19:15:34 tsutsui Exp $ */
2 1.1 drochner
3 1.1 drochner /*-
4 1.1 drochner * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 drochner * All rights reserved.
6 1.1 drochner *
7 1.1 drochner * This code is derived from software contributed to The NetBSD Foundation
8 1.1 drochner * by Gordon W. Ross.
9 1.1 drochner *
10 1.1 drochner * Redistribution and use in source and binary forms, with or without
11 1.1 drochner * modification, are permitted provided that the following conditions
12 1.1 drochner * are met:
13 1.1 drochner * 1. Redistributions of source code must retain the above copyright
14 1.1 drochner * notice, this list of conditions and the following disclaimer.
15 1.1 drochner * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 drochner * notice, this list of conditions and the following disclaimer in the
17 1.1 drochner * documentation and/or other materials provided with the distribution.
18 1.1 drochner * 3. All advertising materials mentioning features or use of this software
19 1.1 drochner * must display the following acknowledgement:
20 1.1 drochner * This product includes software developed by the NetBSD
21 1.1 drochner * Foundation, Inc. and its contributors.
22 1.1 drochner * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 drochner * contributors may be used to endorse or promote products derived
24 1.1 drochner * from this software without specific prior written permission.
25 1.1 drochner *
26 1.1 drochner * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 drochner * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 drochner * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 drochner * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 drochner * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 drochner * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 drochner * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 drochner * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 drochner * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 drochner * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 drochner * POSSIBILITY OF SUCH DAMAGE.
37 1.1 drochner */
38 1.1 drochner
39 1.1 drochner /*
40 1.1 drochner * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.1 drochner *
42 1.1 drochner * Runs two serial lines per chip using slave drivers.
43 1.1 drochner * Plain tty/async lines use the zs_async slave.
44 1.1 drochner */
45 1.8 lukem
46 1.8 lukem #include <sys/cdefs.h>
47 1.14 tsutsui __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.14 2008/03/29 19:15:34 tsutsui Exp $");
48 1.1 drochner
49 1.1 drochner #include "opt_ddb.h"
50 1.1 drochner
51 1.1 drochner #include <sys/param.h>
52 1.1 drochner #include <sys/systm.h>
53 1.1 drochner #include <sys/conf.h>
54 1.1 drochner #include <sys/device.h>
55 1.1 drochner #include <sys/file.h>
56 1.1 drochner #include <sys/ioctl.h>
57 1.1 drochner #include <sys/kernel.h>
58 1.1 drochner #include <sys/malloc.h>
59 1.1 drochner #include <sys/proc.h>
60 1.1 drochner #include <sys/tty.h>
61 1.1 drochner #include <sys/time.h>
62 1.1 drochner #include <sys/syslog.h>
63 1.1 drochner
64 1.1 drochner #include <dev/cons.h>
65 1.1 drochner #include <dev/ic/z8530reg.h>
66 1.1 drochner
67 1.1 drochner #include <machine/cpu.h>
68 1.1 drochner
69 1.1 drochner #include <machine/z8530var.h>
70 1.1 drochner #include <cesfic/dev/zsvar.h>
71 1.1 drochner
72 1.14 tsutsui #include "ioconf.h"
73 1.14 tsutsui
74 1.14 tsutsui int zs_getc(void *);
75 1.14 tsutsui void zs_putc(void*, int);
76 1.1 drochner
77 1.1 drochner static struct zs_chanstate zs_conschan_store;
78 1.1 drochner static int zs_hwflags[2][2];
79 1.1 drochner
80 1.14 tsutsui static uint8_t zs_init_reg[16] = {
81 1.1 drochner 0, /* 0: CMD (reset, etc.) */
82 1.1 drochner 0, /* 1: No interrupts yet. */
83 1.1 drochner 0x18 + ZSHARD_PRI, /* IVECT */
84 1.1 drochner ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
85 1.1 drochner ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
86 1.1 drochner ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
87 1.1 drochner 0, /* 6: TXSYNC/SYNCLO */
88 1.1 drochner 0, /* 7: RXSYNC/SYNCHI */
89 1.1 drochner 0, /* 8: alias for data port */
90 1.1 drochner ZSWR9_MASTER_IE,
91 1.1 drochner 0, /*10: Misc. TX/RX control bits */
92 1.1 drochner ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
93 1.1 drochner 11, /*12: BAUDLO (default=9600) */
94 1.1 drochner 0, /*13: BAUDHI (default=9600) */
95 1.1 drochner ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
96 1.1 drochner ZSWR15_BREAK_IE | ZSWR15_DCD_IE,
97 1.1 drochner };
98 1.1 drochner
99 1.14 tsutsui static int zsc_print(void *, const char *);
100 1.14 tsutsui int zscngetc(dev_t);
101 1.14 tsutsui void zscnputc(dev_t, int);
102 1.1 drochner
103 1.7 drochner static struct consdev zscons = {
104 1.7 drochner NULL, NULL,
105 1.7 drochner zscngetc, zscnputc, nullcnpollc, NULL, NULL, NULL,
106 1.7 drochner NODEV, 1
107 1.7 drochner };
108 1.1 drochner
109 1.1 drochner void
110 1.14 tsutsui zs_config(struct zsc_softc *zsc, char *base)
111 1.1 drochner {
112 1.1 drochner struct zsc_attach_args zsc_args;
113 1.1 drochner struct zs_chanstate *cs;
114 1.1 drochner int zsc_unit, channel, s;
115 1.1 drochner
116 1.14 tsutsui zsc_unit = device_unit(zsc->zsc_dev);
117 1.14 tsutsui aprint_normal(": Zilog 8530 SCC\n");
118 1.1 drochner
119 1.1 drochner /*
120 1.1 drochner * Initialize software state for each channel.
121 1.1 drochner */
122 1.1 drochner for (channel = 0; channel < 2; channel++) {
123 1.1 drochner zsc_args.channel = channel;
124 1.1 drochner zsc_args.hwflags = zs_hwflags[zsc_unit][channel];
125 1.1 drochner
126 1.1 drochner /*
127 1.1 drochner * If we're the console, copy the channel state, and
128 1.1 drochner * adjust the console channel pointer.
129 1.1 drochner */
130 1.1 drochner if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
131 1.1 drochner cs = &zs_conschan_store;
132 1.1 drochner } else {
133 1.1 drochner cs = malloc(sizeof(struct zs_chanstate),
134 1.3 ad M_DEVBUF, M_NOWAIT | M_ZERO);
135 1.1 drochner if(channel==0){
136 1.14 tsutsui cs->cs_reg_csr = base + 7;
137 1.14 tsutsui cs->cs_reg_data = base + 15;
138 1.1 drochner } else {
139 1.14 tsutsui cs->cs_reg_csr = base + 3;
140 1.14 tsutsui cs->cs_reg_data = base + 11;
141 1.1 drochner }
142 1.14 tsutsui memcpy(cs->cs_creg, zs_init_reg, 16);
143 1.14 tsutsui memcpy(cs->cs_preg, zs_init_reg, 16);
144 1.1 drochner cs->cs_defspeed = 9600;
145 1.1 drochner }
146 1.1 drochner zsc->zsc_cs[channel] = cs;
147 1.12 ad zs_lock_init(cs);
148 1.1 drochner
149 1.1 drochner cs->cs_defcflag = CREAD | CS8 | HUPCL;
150 1.1 drochner
151 1.1 drochner /* Make these correspond to cs_defcflag (-crtscts) */
152 1.1 drochner cs->cs_rr0_dcd = ZSRR0_DCD;
153 1.1 drochner cs->cs_rr0_cts = 0;
154 1.1 drochner cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
155 1.1 drochner cs->cs_wr5_rts = 0;
156 1.1 drochner
157 1.1 drochner cs->cs_channel = channel;
158 1.1 drochner cs->cs_private = NULL;
159 1.1 drochner cs->cs_ops = &zsops_null;
160 1.1 drochner cs->cs_brg_clk = 4000000 / 16;
161 1.1 drochner
162 1.1 drochner /*
163 1.1 drochner * Clear the master interrupt enable.
164 1.1 drochner * The INTENA is common to both channels,
165 1.1 drochner * so just do it on the A channel.
166 1.1 drochner */
167 1.1 drochner if (channel == 0) {
168 1.1 drochner zs_write_reg(cs, 9, 0);
169 1.1 drochner }
170 1.1 drochner
171 1.1 drochner /*
172 1.1 drochner * Look for a child driver for this channel.
173 1.1 drochner * The child attach will setup the hardware.
174 1.1 drochner */
175 1.14 tsutsui if (!config_found(zsc->zsc_dev, (void *)&zsc_args,
176 1.14 tsutsui zsc_print)) {
177 1.1 drochner /* No sub-driver. Just reset it. */
178 1.14 tsutsui uint8_t reset = (channel == 0) ?
179 1.1 drochner ZSWR9_A_RESET : ZSWR9_B_RESET;
180 1.1 drochner s = splzs();
181 1.1 drochner zs_write_reg(cs, 9, reset);
182 1.1 drochner splx(s);
183 1.1 drochner }
184 1.1 drochner }
185 1.1 drochner }
186 1.1 drochner
187 1.1 drochner static int
188 1.14 tsutsui zsc_print(void *aux, const char *name)
189 1.1 drochner {
190 1.1 drochner struct zsc_attach_args *args = aux;
191 1.1 drochner
192 1.1 drochner if (name != NULL)
193 1.5 thorpej aprint_normal("%s: ", name);
194 1.1 drochner
195 1.1 drochner if (args->channel != -1)
196 1.5 thorpej aprint_normal(" channel %d", args->channel);
197 1.1 drochner
198 1.1 drochner return UNCONF;
199 1.1 drochner }
200 1.1 drochner
201 1.1 drochner int
202 1.14 tsutsui zshard(void *arg)
203 1.1 drochner {
204 1.14 tsutsui struct zsc_softc *zsc;
205 1.14 tsutsui int unit, rval;
206 1.1 drochner
207 1.1 drochner rval = 0;
208 1.1 drochner for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
209 1.14 tsutsui zsc = device_private(zsc_cd.cd_devs[unit]);
210 1.1 drochner if (zsc == NULL)
211 1.1 drochner continue;
212 1.1 drochner rval |= zsc_intr_hard(zsc);
213 1.1 drochner if ((zsc->zsc_cs[0]->cs_softreq) ||
214 1.11 tsutsui (zsc->zsc_cs[1]->cs_softreq)) {
215 1.13 ad softint_schedule(zsc->zsc_softintr_cookie);
216 1.1 drochner }
217 1.1 drochner }
218 1.1 drochner return (rval);
219 1.1 drochner }
220 1.1 drochner
221 1.14 tsutsui uint8_t
222 1.14 tsutsui zs_read_reg(struct zs_chanstate *cs, uint8_t reg)
223 1.1 drochner {
224 1.14 tsutsui uint8_t val;
225 1.1 drochner
226 1.1 drochner *cs->cs_reg_csr = reg;
227 1.1 drochner ZS_DELAY();
228 1.1 drochner val = *cs->cs_reg_csr;
229 1.1 drochner ZS_DELAY();
230 1.1 drochner return val;
231 1.1 drochner }
232 1.1 drochner
233 1.1 drochner void
234 1.14 tsutsui zs_write_reg(struct zs_chanstate *cs, uint8_t reg, uint8_t val)
235 1.1 drochner {
236 1.1 drochner *cs->cs_reg_csr = reg;
237 1.1 drochner ZS_DELAY();
238 1.1 drochner *cs->cs_reg_csr = val;
239 1.1 drochner ZS_DELAY();
240 1.1 drochner }
241 1.1 drochner
242 1.14 tsutsui uint8_t
243 1.14 tsutsui zs_read_csr(struct zs_chanstate *cs)
244 1.1 drochner {
245 1.14 tsutsui uint8_t val;
246 1.1 drochner
247 1.1 drochner val = *cs->cs_reg_csr;
248 1.1 drochner ZS_DELAY();
249 1.1 drochner return val;
250 1.1 drochner }
251 1.1 drochner
252 1.14 tsutsui void
253 1.14 tsutsui zs_write_csr(struct zs_chanstate *cs, uint8_t val)
254 1.1 drochner {
255 1.14 tsutsui
256 1.1 drochner *cs->cs_reg_csr = val;
257 1.1 drochner ZS_DELAY();
258 1.1 drochner }
259 1.1 drochner
260 1.14 tsutsui uint8_t
261 1.14 tsutsui zs_read_data(struct zs_chanstate *cs)
262 1.1 drochner {
263 1.14 tsutsui uint8_t val;
264 1.1 drochner
265 1.1 drochner val = *cs->cs_reg_data;
266 1.1 drochner ZS_DELAY();
267 1.1 drochner return val;
268 1.1 drochner }
269 1.1 drochner
270 1.14 tsutsui void
271 1.14 tsutsui zs_write_data(struct zs_chanstate *cs, uint8_t val)
272 1.1 drochner {
273 1.14 tsutsui
274 1.1 drochner *cs->cs_reg_data = val;
275 1.1 drochner ZS_DELAY();
276 1.1 drochner }
277 1.1 drochner
278 1.1 drochner int
279 1.14 tsutsui zs_set_speed(struct zs_chanstate *cs, int bps)
280 1.1 drochner {
281 1.1 drochner int tconst, real_bps;
282 1.1 drochner
283 1.1 drochner tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
284 1.1 drochner
285 1.1 drochner if (tconst < 0)
286 1.1 drochner return (EINVAL);
287 1.1 drochner
288 1.1 drochner /* Convert back to make sure we can do it. */
289 1.1 drochner real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
290 1.1 drochner #if 0
291 1.1 drochner /* XXX - Allow some tolerance here? */
292 1.1 drochner if (real_bps != bps)
293 1.1 drochner return (EINVAL);
294 1.1 drochner #endif
295 1.1 drochner cs->cs_preg[12] = tconst;
296 1.1 drochner cs->cs_preg[13] = tconst >> 8;
297 1.1 drochner
298 1.1 drochner return (0);
299 1.1 drochner }
300 1.1 drochner
301 1.1 drochner int
302 1.14 tsutsui zs_set_modes(struct zs_chanstate *cs, int cflag)
303 1.1 drochner {
304 1.1 drochner int s;
305 1.1 drochner
306 1.1 drochner /*
307 1.1 drochner * Output hardware flow control on the chip is horrendous:
308 1.1 drochner * if carrier detect drops, the receiver is disabled, and if
309 1.1 drochner * CTS drops, the transmitter is stoped IN MID CHARACTER!
310 1.1 drochner * Therefore, NEVER set the HFC bit, and instead use the
311 1.1 drochner * status interrupt to detect CTS changes.
312 1.1 drochner */
313 1.1 drochner s = splzs();
314 1.1 drochner #if 0 /* XXX - See below. */
315 1.1 drochner if (cflag & CLOCAL) {
316 1.1 drochner cs->cs_rr0_dcd = 0;
317 1.1 drochner cs->cs_preg[15] &= ~ZSWR15_DCD_IE;
318 1.1 drochner } else {
319 1.1 drochner /* XXX - Need to notice DCD change here... */
320 1.1 drochner cs->cs_rr0_dcd = ZSRR0_DCD;
321 1.1 drochner cs->cs_preg[15] |= ZSWR15_DCD_IE;
322 1.1 drochner }
323 1.1 drochner #endif /* XXX */
324 1.1 drochner if (cflag & CRTSCTS) {
325 1.1 drochner cs->cs_wr5_dtr = ZSWR5_DTR;
326 1.1 drochner cs->cs_wr5_rts = ZSWR5_RTS;
327 1.1 drochner cs->cs_rr0_cts = ZSRR0_CTS;
328 1.1 drochner cs->cs_preg[15] |= ZSWR15_CTS_IE;
329 1.1 drochner } else {
330 1.1 drochner cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
331 1.1 drochner cs->cs_wr5_rts = 0;
332 1.1 drochner cs->cs_rr0_cts = 0;
333 1.1 drochner cs->cs_preg[15] &= ~ZSWR15_CTS_IE;
334 1.1 drochner }
335 1.1 drochner splx(s);
336 1.1 drochner
337 1.1 drochner /* Caller will stuff the pending registers. */
338 1.1 drochner return (0);
339 1.1 drochner }
340 1.1 drochner
341 1.1 drochner /*
342 1.1 drochner * Handle user request to enter kernel debugger.
343 1.1 drochner */
344 1.1 drochner void
345 1.14 tsutsui zs_abort(struct zs_chanstate *cs)
346 1.1 drochner {
347 1.1 drochner int rr0;
348 1.1 drochner
349 1.1 drochner /* Wait for end of break to avoid PROM abort. */
350 1.1 drochner /* XXX - Limit the wait? */
351 1.1 drochner do {
352 1.1 drochner rr0 = *cs->cs_reg_csr;
353 1.1 drochner ZS_DELAY();
354 1.1 drochner } while (rr0 & ZSRR0_BREAK);
355 1.1 drochner #ifdef DDB
356 1.1 drochner console_debugger();
357 1.1 drochner #endif
358 1.1 drochner }
359 1.1 drochner
360 1.1 drochner /*
361 1.1 drochner * Polled input char.
362 1.1 drochner */
363 1.1 drochner int
364 1.14 tsutsui zs_getc(void *arg)
365 1.1 drochner {
366 1.14 tsutsui struct zs_chanstate *cs = arg;
367 1.14 tsutsui int s, c;
368 1.14 tsutsui uint8_t rr0, stat;
369 1.1 drochner
370 1.1 drochner s = splhigh();
371 1.1 drochner top:
372 1.1 drochner /* Wait for a character to arrive. */
373 1.1 drochner do {
374 1.1 drochner rr0 = *cs->cs_reg_csr;
375 1.1 drochner ZS_DELAY();
376 1.1 drochner } while ((rr0 & ZSRR0_RX_READY) == 0);
377 1.1 drochner
378 1.1 drochner /* Read error register. */
379 1.1 drochner stat = zs_read_reg(cs, 1) & (ZSRR1_FE | ZSRR1_DO | ZSRR1_PE);
380 1.1 drochner if (stat) {
381 1.1 drochner zs_write_csr(cs, ZSM_RESET_ERR);
382 1.1 drochner goto top;
383 1.1 drochner }
384 1.1 drochner
385 1.1 drochner /* Read character. */
386 1.1 drochner c = *cs->cs_reg_data;
387 1.1 drochner ZS_DELAY();
388 1.1 drochner splx(s);
389 1.1 drochner
390 1.1 drochner return (c);
391 1.1 drochner }
392 1.1 drochner
393 1.1 drochner /*
394 1.1 drochner * Polled output char.
395 1.1 drochner */
396 1.1 drochner void
397 1.14 tsutsui zs_putc(void *arg, int c)
398 1.1 drochner {
399 1.14 tsutsui struct zs_chanstate *cs = arg;
400 1.14 tsutsui int s;
401 1.14 tsutsui uint8_t rr0;
402 1.1 drochner
403 1.1 drochner s = splhigh();
404 1.1 drochner /* Wait for transmitter to become ready. */
405 1.1 drochner do {
406 1.1 drochner rr0 = *cs->cs_reg_csr;
407 1.1 drochner ZS_DELAY();
408 1.1 drochner } while ((rr0 & ZSRR0_TX_READY) == 0);
409 1.1 drochner
410 1.1 drochner *cs->cs_reg_data = c;
411 1.1 drochner ZS_DELAY();
412 1.1 drochner splx(s);
413 1.1 drochner }
414 1.1 drochner
415 1.14 tsutsui int
416 1.14 tsutsui zscngetc(dev_t dev)
417 1.1 drochner {
418 1.14 tsutsui struct zs_chanstate *cs = &zs_conschan_store;
419 1.14 tsutsui int c;
420 1.1 drochner
421 1.1 drochner c = zs_getc(cs);
422 1.1 drochner return (c);
423 1.1 drochner }
424 1.1 drochner
425 1.14 tsutsui void
426 1.14 tsutsui zscnputc(dev_t dev, int c)
427 1.1 drochner {
428 1.14 tsutsui struct zs_chanstate *cs = &zs_conschan_store;
429 1.1 drochner
430 1.1 drochner zs_putc(cs, c);
431 1.1 drochner }
432 1.1 drochner
433 1.1 drochner /*
434 1.1 drochner * Common parts of console init.
435 1.1 drochner */
436 1.1 drochner void
437 1.14 tsutsui zs_cninit(void *base)
438 1.1 drochner {
439 1.1 drochner struct zs_chanstate *cs;
440 1.1 drochner /*
441 1.1 drochner * Pointer to channel state. Later, the console channel
442 1.1 drochner * state is copied into the softc, and the console channel
443 1.1 drochner * pointer adjusted to point to the new copy.
444 1.1 drochner */
445 1.1 drochner cs = &zs_conschan_store;
446 1.1 drochner zs_hwflags[0][0] = ZS_HWFLAG_CONSOLE;
447 1.1 drochner
448 1.1 drochner /* Setup temporary chanstate. */
449 1.14 tsutsui cs->cs_reg_csr = (uint8_t *)base + 7;
450 1.14 tsutsui cs->cs_reg_data = (uint8_t *)base + 15;
451 1.1 drochner
452 1.1 drochner /* Initialize the pending registers. */
453 1.1 drochner bcopy(zs_init_reg, cs->cs_preg, 16);
454 1.1 drochner cs->cs_preg[5] |= (ZSWR5_DTR | ZSWR5_RTS);
455 1.1 drochner
456 1.1 drochner /* XXX: Preserve BAUD rate from boot loader. */
457 1.1 drochner /* XXX: Also, why reset the chip here? -gwr */
458 1.1 drochner /* cs->cs_defspeed = zs_get_speed(cs); */
459 1.1 drochner cs->cs_defspeed = 9600; /* XXX */
460 1.1 drochner
461 1.1 drochner /* Clear the master interrupt enable. */
462 1.1 drochner zs_write_reg(cs, 9, 0);
463 1.1 drochner
464 1.1 drochner /* Reset the whole SCC chip. */
465 1.1 drochner zs_write_reg(cs, 9, ZSWR9_HARD_RESET);
466 1.1 drochner
467 1.1 drochner /* Copy "pending" to "current" and H/W. */
468 1.1 drochner zs_loadchannelregs(cs);
469 1.1 drochner
470 1.1 drochner /* Point the console at the SCC. */
471 1.1 drochner cn_tab = &zscons;
472 1.1 drochner }
473