gt.c revision 1.16 1 /* $NetBSD: gt.c,v 1.16 2006/04/16 05:11:07 tsutsui Exp $ */
2
3 /*
4 * Copyright (c) 2000 Soren S. Jorvang. All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions, and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
26 */
27
28 #include <sys/cdefs.h>
29 __KERNEL_RCSID(0, "$NetBSD: gt.c,v 1.16 2006/04/16 05:11:07 tsutsui Exp $");
30
31 #include "opt_pci.h"
32 #include "pci.h"
33
34 #include <sys/param.h>
35 #include <sys/systm.h>
36 #include <sys/ioctl.h>
37 #include <sys/select.h>
38 #include <sys/tty.h>
39 #include <sys/proc.h>
40 #include <sys/user.h>
41 #include <sys/conf.h>
42 #include <sys/file.h>
43 #include <sys/uio.h>
44 #include <sys/kernel.h>
45 #include <sys/syslog.h>
46 #include <sys/types.h>
47 #include <sys/device.h>
48 #include <sys/malloc.h>
49 #include <sys/extent.h>
50
51 #include <machine/autoconf.h>
52 #include <machine/bus.h>
53 #include <machine/intr.h>
54
55 #include <mips/cache.h>
56
57 #include <dev/pci/pcivar.h>
58 #ifdef PCI_NETBSD_CONFIGURE
59 #include <dev/pci/pciconf.h>
60 #endif
61
62 #include <cobalt/cobalt/clockvar.h>
63 #include <cobalt/dev/gtreg.h>
64
65 struct gt_softc {
66 struct device sc_dev;
67
68 bus_space_tag_t sc_bst;
69 bus_space_handle_t sc_bsh;
70 struct cobalt_pci_chipset sc_pc;
71 };
72
73 static int gt_match(struct device *, struct cfdata *, void *);
74 static void gt_attach(struct device *, struct device *, void *);
75 static int gt_print(void *aux, const char *pnp);
76
77 static void gt_timer_init(struct gt_softc *sc);
78 static void gt_timer0_init(void *);
79 static long gt_timer0_read(void *);
80
81 CFATTACH_DECL(gt, sizeof(struct gt_softc),
82 gt_match, gt_attach, NULL, NULL);
83
84 static int
85 gt_match(struct device *parent, struct cfdata *match, void *aux)
86 {
87
88 return 1;
89 }
90
91 #define GT_REG_REGION 0x1000
92
93 static void
94 gt_attach(struct device *parent, struct device *self, void *aux)
95 {
96 struct mainbus_attach_args *ma = aux;
97 struct gt_softc *sc = (void *)self;
98 #if NPCI > 0
99 pci_chipset_tag_t pc;
100 struct pcibus_attach_args pba;
101 #endif
102
103 sc->sc_bst = ma->ma_iot;
104 if (bus_space_map(sc->sc_bst, ma->ma_addr, GT_REG_REGION,
105 0, &sc->sc_bsh)) {
106 printf(": unable to map GT64111 registers\n");
107 return;
108 }
109
110 printf("\n");
111
112 gt_timer_init(sc);
113
114 bus_space_write_4(sc->sc_bst, sc->sc_bsh, GT_PCI_COMMAND,
115 (bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_PCI_COMMAND) &
116 ~PCI_SYNCMODE) | PCI_PCLK_HIGH);
117
118 #if NPCI > 0
119 pc = &sc->sc_pc;
120 pc->pc_bst = sc->sc_bst;
121 pc->pc_bsh = sc->sc_bsh;
122
123 #ifdef PCI_NETBSD_CONFIGURE
124 pc->pc_ioext = extent_create("pciio", 0x10100000, 0x11ffffff,
125 M_DEVBUF, NULL, 0, EX_NOWAIT);
126 pc->pc_memext = extent_create("pcimem", 0x12000000, 0x13ffffff,
127 M_DEVBUF, NULL, 0, EX_NOWAIT);
128 pci_configure_bus(pc, pc->pc_ioext, pc->pc_memext, NULL, 0,
129 mips_dcache_align);
130 #endif
131 pba.pba_dmat = &pci_bus_dma_tag;
132 pba.pba_dmat64 = NULL;
133 pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
134 pba.pba_bus = 0;
135 pba.pba_bridgetag = NULL;
136 pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
137 PCI_FLAGS_MRL_OKAY | /*PCI_FLAGS_MRM_OKAY|*/ PCI_FLAGS_MWI_OKAY;
138 pba.pba_pc = pc;
139 config_found_ia(self, "pcibus", &pba, gt_print);
140 #endif
141 }
142
143 static int
144 gt_print(void *aux, const char *pnp)
145 {
146
147 /* XXX */
148 return 0;
149 }
150
151 static void
152 gt_timer_init(struct gt_softc *sc)
153 {
154
155 /* stop timer0 */
156 bus_space_write_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_CTRL,
157 bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_CTRL) & ~ENTC0);
158
159 timer_start = gt_timer0_init;
160 timer_read = gt_timer0_read;
161 timer_cookie = sc;
162 }
163
164 #define TIMER0_INIT_VALUE 500000
165
166 static void
167 gt_timer0_init(void *cookie)
168 {
169 struct gt_softc *sc = cookie;
170
171 bus_space_write_4(sc->sc_bst, sc->sc_bsh,
172 GT_TIMER_COUNTER0, TIMER0_INIT_VALUE);
173 /* start timer0 */
174 bus_space_write_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_CTRL,
175 bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_CTRL) | ENTC0);
176 }
177
178 static long
179 gt_timer0_read(void *cookie)
180 {
181 struct gt_softc *sc = cookie;
182 uint32_t counter0;
183
184 counter0 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_COUNTER0);
185 counter0 = TIMER0_INIT_VALUE - counter0;
186 #if 0
187 counter /= 50;
188 #else
189 /*
190 * From pmax/pmax/dec_3min.c:
191 * 1/64 + 1/256 + 1/2048 = 41/2048 = 1/49.9512...
192 */
193 counter0 = (counter0 >> 6) + (counter0 >> 8) + (counter0 >> 11);
194 #endif
195 return counter0;
196 }
197