tlp.c revision 1.4 1 1.4 tsutsui /* $NetBSD: tlp.c,v 1.4 2008/03/01 20:24:25 tsutsui Exp $ */
2 1.1 tsutsui
3 1.1 tsutsui /*-
4 1.1 tsutsui * Copyright (c) 2007 The NetBSD Foundation, Inc.
5 1.1 tsutsui * All rights reserved.
6 1.1 tsutsui *
7 1.1 tsutsui * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tsutsui * by Tohru Nishimura.
9 1.1 tsutsui *
10 1.1 tsutsui * Redistribution and use in source and binary forms, with or without
11 1.1 tsutsui * modification, are permitted provided that the following conditions
12 1.1 tsutsui * are met:
13 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright
14 1.1 tsutsui * notice, this list of conditions and the following disclaimer.
15 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the
17 1.1 tsutsui * documentation and/or other materials provided with the distribution.
18 1.1 tsutsui * 3. All advertising materials mentioning features or use of this software
19 1.1 tsutsui * must display the following acknowledgement:
20 1.1 tsutsui * This product includes software developed by the NetBSD
21 1.1 tsutsui * Foundation, Inc. and its contributors.
22 1.1 tsutsui * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 tsutsui * contributors may be used to endorse or promote products derived
24 1.1 tsutsui * from this software without specific prior written permission.
25 1.1 tsutsui *
26 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 tsutsui * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 tsutsui * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 tsutsui * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 tsutsui * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 tsutsui * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 tsutsui * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 tsutsui * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 tsutsui * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 tsutsui * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 tsutsui * POSSIBILITY OF SUCH DAMAGE.
37 1.1 tsutsui */
38 1.1 tsutsui
39 1.1 tsutsui #include <sys/param.h>
40 1.1 tsutsui #include <sys/socket.h>
41 1.1 tsutsui
42 1.1 tsutsui #include <netinet/in.h>
43 1.1 tsutsui #include <netinet/in_systm.h>
44 1.1 tsutsui
45 1.1 tsutsui #include <lib/libsa/stand.h>
46 1.1 tsutsui #include <lib/libsa/net.h>
47 1.1 tsutsui
48 1.1 tsutsui #include <mips/cpuregs.h>
49 1.1 tsutsui
50 1.1 tsutsui #include "boot.h"
51 1.1 tsutsui
52 1.1 tsutsui /*
53 1.1 tsutsui * - little endian access for CSR register.
54 1.1 tsutsui * - assume KSEG0 on vtophys() translation.
55 1.1 tsutsui * - PIPT writeback cache aware.
56 1.1 tsutsui */
57 1.1 tsutsui #define CSR_WRITE(l, r, v) \
58 1.1 tsutsui do { \
59 1.1 tsutsui *(volatile uint32_t *)((l)->csr + (r)) = (v); \
60 1.1 tsutsui } while (0)
61 1.1 tsutsui #define CSR_READ(l, r) (*(volatile uint32_t *)((l)->csr + (r)))
62 1.1 tsutsui #define VTOPHYS(va) MIPS_KSEG0_TO_PHYS(va)
63 1.1 tsutsui #define wb(adr, siz) pdcache_wb((uint32_t)(adr), (u_int)(siz))
64 1.1 tsutsui #define wbinv(adr, siz) pdcache_wbinv((uint32_t)(adr), (u_int)(siz))
65 1.1 tsutsui #define inv(adr, siz) pdcache_inv((uint32_t)(adr), (u_int)(siz))
66 1.1 tsutsui #define DELAY(n) delay(n)
67 1.1 tsutsui #define ALLOC(T, A) (T *)((uint32_t)alloc(sizeof(T) + (A)) & ~((A) - 1))
68 1.1 tsutsui
69 1.1 tsutsui #define T0_OWN (1U<<31) /* desc is ready to tx */
70 1.1 tsutsui #define T0_ES (1U<<15) /* Tx error summary */
71 1.1 tsutsui #define T1_LS (1U<<30) /* last segment */
72 1.1 tsutsui #define T1_FS (1U<<29) /* first segment */
73 1.1 tsutsui #define T1_SET (1U<<27) /* "setup packet" */
74 1.1 tsutsui #define T1_TER (1U<<25) /* end of ring mark */
75 1.1 tsutsui #define T1_TBS_MASK 0x7ff /* segment size 10:0 */
76 1.1 tsutsui #define R0_OWN (1U<<31) /* desc is empty */
77 1.1 tsutsui #define R0_FS (1U<<30) /* first desc of frame */
78 1.1 tsutsui #define R0_LS (1U<<8) /* last desc of frame */
79 1.1 tsutsui #define R0_ES (1U<<15) /* Rx error summary */
80 1.3 tsutsui #define R1_RCH (1U<<24) /* Second address chained */
81 1.1 tsutsui #define R1_RER (1U<<25) /* end of ring mark */
82 1.1 tsutsui #define R0_FL_MASK 0x3fff0000 /* frame length 29:16 */
83 1.1 tsutsui #define R1_RBS_MASK 0x7ff /* segment size 10:0 */
84 1.1 tsutsui
85 1.3 tsutsui #define DESCSIZE 16
86 1.1 tsutsui struct desc {
87 1.1 tsutsui volatile uint32_t xd0, xd1, xd2, xd3;
88 1.3 tsutsui #if CACHELINESIZE > DESCSIZE
89 1.3 tsutsui uint8_t pad[CACHELINESIZE - DESCSIZE];
90 1.3 tsutsui #endif
91 1.1 tsutsui };
92 1.1 tsutsui
93 1.1 tsutsui #define TLP_BMR 0x000 /* 0: bus mode */
94 1.1 tsutsui #define BMR_RST (1U<< 0) /* software reset */
95 1.1 tsutsui #define TLP_TPD 0x008 /* 1: instruct Tx to start */
96 1.1 tsutsui #define TPD_POLL (1U<< 0) /* transmit poll demand */
97 1.1 tsutsui #define TLP_RPD 0x010 /* 2: instruct Rx to start */
98 1.1 tsutsui #define RPD_POLL (1U<< 0) /* receive poll demand */
99 1.1 tsutsui #define TLP_RRBA 0x018 /* 3: Rx descriptor base */
100 1.1 tsutsui #define TLP_TRBA 0x020 /* 4: Tx descriptor base */
101 1.1 tsutsui #define TLP_STS 0x028 /* 5: status */
102 1.1 tsutsui #define STS_TS 0x00700000 /* Tx status */
103 1.1 tsutsui #define STS_RS 0x000e0000 /* Rx status */
104 1.1 tsutsui #define TLP_OMR 0x030 /* 6: operation mode */
105 1.1 tsutsui #define OMR_SDP (1U<<25) /* always ON */
106 1.1 tsutsui #define OMR_PS (1U<<18) /* port select */
107 1.1 tsutsui #define OMR_PM (1U<< 6) /* promicuous */
108 1.1 tsutsui #define OMR_TEN (1U<<13) /* instruct start/stop Tx */
109 1.1 tsutsui #define OMR_REN (1U<< 1) /* instruct start/stop Rx */
110 1.1 tsutsui #define OMR_FD (1U<< 9) /* FDX */
111 1.1 tsutsui #define TLP_IEN 0x38 /* 7: interrupt enable mask */
112 1.1 tsutsui #define TLP_APROM 0x048 /* 9: SEEPROM and MII management */
113 1.1 tsutsui #define SROM_RD (1U <<14) /* read operation */
114 1.1 tsutsui #define SROM_WR (1U <<13) /* write openration */
115 1.1 tsutsui #define SROM_SR (1U <<11) /* SEEPROM select */
116 1.1 tsutsui #define TLP_CSR12 0x60 /* SIA status */
117 1.1 tsutsui
118 1.1 tsutsui #define TLP_CSR15 0x78 /* SIA general register */
119 1.1 tsutsui #define SIAGEN_MD0 (1U<<16)
120 1.1 tsutsui #define SIAGEN_CWE (1U<<28)
121 1.1 tsutsui
122 1.1 tsutsui #define FRAMESIZE 1536
123 1.1 tsutsui #define BUFSIZE 2048
124 1.1 tsutsui #define NRXBUF 2
125 1.1 tsutsui #define NEXT_RXBUF(x) (((x) + 1) & (NRXBUF - 1))
126 1.1 tsutsui
127 1.1 tsutsui struct local {
128 1.4 tsutsui struct desc txd;
129 1.4 tsutsui struct desc rxd[NRXBUF];
130 1.1 tsutsui uint8_t txstore[BUFSIZE];
131 1.1 tsutsui uint8_t rxstore[NRXBUF][BUFSIZE];
132 1.1 tsutsui uint32_t csr, omr;
133 1.1 tsutsui u_int rx;
134 1.1 tsutsui u_int sromsft;
135 1.1 tsutsui u_int phy;
136 1.1 tsutsui uint32_t bmsr, anlpar;
137 1.1 tsutsui };
138 1.1 tsutsui
139 1.1 tsutsui #define COBALT_TLP0_BASE 0x10100000
140 1.1 tsutsui #define SROM_MAC_OFFSET 0
141 1.1 tsutsui
142 1.1 tsutsui static void size_srom(struct local *);
143 1.1 tsutsui static u_int read_srom(struct local *, int);
144 1.1 tsutsui #if 0
145 1.1 tsutsui static u_int tlp_mii_read(struct local *, int, int);
146 1.1 tsutsui static void tlp_mii_write(struct local *, int, int, int);
147 1.1 tsutsui static void mii_initphy(struct local *);
148 1.1 tsutsui #endif
149 1.1 tsutsui
150 1.1 tsutsui void *
151 1.1 tsutsui tlp_init(void *cookie)
152 1.1 tsutsui {
153 1.1 tsutsui uint32_t val;
154 1.1 tsutsui struct local *l;
155 1.4 tsutsui struct desc *txd, *rxd;
156 1.1 tsutsui uint8_t *en;
157 1.1 tsutsui int i;
158 1.1 tsutsui
159 1.1 tsutsui l = ALLOC(struct local, CACHELINESIZE);
160 1.1 tsutsui memset(l, 0, sizeof(struct local));
161 1.1 tsutsui
162 1.4 tsutsui DPRINTF(("tlp: l = %p, txd = %p, rxd[0] = %p, rxd[1] = %p\n",
163 1.4 tsutsui l, &l->txd, &l->rxd[0], &l->rxd[1]));
164 1.1 tsutsui DPRINTF(("tlp: txstore = %p, rxstore[0] = %p, rxstore[1] = %p\n",
165 1.1 tsutsui l->txstore, l->rxstore[0], l->rxstore[1]));
166 1.1 tsutsui
167 1.1 tsutsui #if 0
168 1.1 tsutsui /* XXX assume tlp0 at pci0 dev 7 function 0 */
169 1.1 tsutsui tag = (0 << 16) | ( 7 << 11) | (0 << 8);
170 1.1 tsutsui /* memory map is not initialized by the firmware on cobalt */
171 1.1 tsutsui l->csr = MIPS_PHYS_TO_KSEG1(pcicfgread(tag, 0x10) & 0xfffffffc);
172 1.1 tsutsui DPRINTF(("%s: CSR = 0x%x\n", __func__, l->csr));
173 1.1 tsutsui #else
174 1.1 tsutsui l->csr = MIPS_PHYS_TO_KSEG1(COBALT_TLP0_BASE);
175 1.1 tsutsui #endif
176 1.1 tsutsui
177 1.1 tsutsui val = CSR_READ(l, TLP_BMR);
178 1.1 tsutsui CSR_WRITE(l, TLP_BMR, val | BMR_RST);
179 1.1 tsutsui DELAY(1000);
180 1.1 tsutsui CSR_WRITE(l, TLP_BMR, val);
181 1.1 tsutsui DELAY(1000);
182 1.1 tsutsui (void)CSR_READ(l, TLP_BMR);
183 1.1 tsutsui
184 1.1 tsutsui l->omr = OMR_PS | OMR_SDP;
185 1.1 tsutsui CSR_WRITE(l, TLP_OMR, l->omr);
186 1.1 tsutsui CSR_WRITE(l, TLP_STS, ~0);
187 1.1 tsutsui CSR_WRITE(l, TLP_IEN, 0);
188 1.1 tsutsui
189 1.1 tsutsui #if 0
190 1.1 tsutsui mii_initphy(l);
191 1.1 tsutsui #endif
192 1.1 tsutsui size_srom(l);
193 1.1 tsutsui
194 1.1 tsutsui en = cookie;
195 1.1 tsutsui /* MAC address is stored at offset 0 in SROM on cobalt */
196 1.1 tsutsui val = read_srom(l, SROM_MAC_OFFSET / 2 + 0);
197 1.1 tsutsui en[0] = val;
198 1.1 tsutsui en[1] = val >> 8;
199 1.1 tsutsui val = read_srom(l, SROM_MAC_OFFSET / 2 + 1);
200 1.1 tsutsui en[2] = val;
201 1.1 tsutsui en[3] = val >> 8;
202 1.1 tsutsui val = read_srom(l, SROM_MAC_OFFSET / 2 + 2);
203 1.1 tsutsui en[4] = val;
204 1.1 tsutsui en[5] = val >> 8;
205 1.1 tsutsui
206 1.1 tsutsui DPRINTF(("tlp: MAC address %x:%x:%x:%x:%x:%x\n",
207 1.1 tsutsui en[0], en[1], en[2], en[3], en[4], en[5]));
208 1.1 tsutsui
209 1.4 tsutsui rxd = &l->rxd[0];
210 1.1 tsutsui for (i = 0; i < NRXBUF; i++) {
211 1.4 tsutsui rxd[i].xd3 = htole32(VTOPHYS(&rxd[NEXT_RXBUF(i)]));
212 1.4 tsutsui rxd[i].xd2 = htole32(VTOPHYS(l->rxstore[i]));
213 1.4 tsutsui rxd[i].xd1 = htole32(R1_RCH|FRAMESIZE);
214 1.4 tsutsui rxd[i].xd0 = htole32(R0_OWN);
215 1.1 tsutsui }
216 1.4 tsutsui CSR_WRITE(l, TLP_RRBA, VTOPHYS(rxd));
217 1.1 tsutsui
218 1.1 tsutsui /* "setup packet" to have own station address */
219 1.4 tsutsui txd = &l->txd;
220 1.4 tsutsui txd->xd3 = htole32(VTOPHYS(txd));
221 1.4 tsutsui txd->xd2 = htole32(VTOPHYS(l->txstore));
222 1.4 tsutsui txd->xd1 = htole32(T1_SET | T1_TER);
223 1.4 tsutsui txd->xd0 = htole32(0);
224 1.4 tsutsui CSR_WRITE(l, TLP_TRBA, VTOPHYS(txd));
225 1.1 tsutsui
226 1.1 tsutsui memset(l->txstore, 0, FRAMESIZE);
227 1.1 tsutsui
228 1.1 tsutsui /* make sure the entire descriptors transfered to memory */
229 1.1 tsutsui wbinv(l, sizeof(struct local));
230 1.1 tsutsui
231 1.1 tsutsui l->rx = 0;
232 1.1 tsutsui l->omr |= OMR_FD | OMR_TEN | OMR_REN;
233 1.1 tsutsui
234 1.1 tsutsui #if 1
235 1.1 tsutsui /* reset PHY (cobalt quirk from if_tlp_pci.c) */
236 1.1 tsutsui CSR_WRITE(l, TLP_CSR15, SIAGEN_CWE | SIAGEN_MD0);
237 1.1 tsutsui DELAY(10);
238 1.1 tsutsui CSR_WRITE(l, TLP_CSR15, SIAGEN_CWE);
239 1.1 tsutsui DELAY(10);
240 1.1 tsutsui #endif
241 1.1 tsutsui
242 1.1 tsutsui /* start Tx/Rx */
243 1.1 tsutsui CSR_WRITE(l, TLP_OMR, l->omr);
244 1.1 tsutsui #if 0
245 1.1 tsutsui CSR_WRITE(l, TLP_TPD, TPD_POLL);
246 1.1 tsutsui #endif
247 1.1 tsutsui CSR_WRITE(l, TLP_RPD, RPD_POLL);
248 1.1 tsutsui
249 1.1 tsutsui return l;
250 1.1 tsutsui }
251 1.1 tsutsui
252 1.1 tsutsui int
253 1.1 tsutsui tlp_send(void *dev, char *buf, u_int len)
254 1.1 tsutsui {
255 1.1 tsutsui struct local *l = dev;
256 1.4 tsutsui struct desc *txd;
257 1.1 tsutsui u_int loop;
258 1.1 tsutsui
259 1.2 tsutsui #if 1
260 1.1 tsutsui wb(buf, len);
261 1.4 tsutsui txd = &l->txd;
262 1.4 tsutsui txd->xd3 = htole32(VTOPHYS(txd));
263 1.4 tsutsui txd->xd2 = htole32(VTOPHYS(buf));
264 1.4 tsutsui txd->xd1 = htole32(T1_FS | T1_LS | T1_TER | (len & T1_TBS_MASK));
265 1.1 tsutsui #else
266 1.1 tsutsui memcpy(l->txstore, buf, len);
267 1.1 tsutsui wb(l->txstore, len);
268 1.4 tsutsui txd = &l->txd;
269 1.4 tsutsui txd->xd3 = htole32(VTOPHYS(txd));
270 1.4 tsutsui txd->xd2 = htole32(VTOPHYS(l->txstore));
271 1.4 tsutsui txd->xd1 = htole32(T1_FS | T1_LS | T1_TER | (len & T1_TBS_MASK));
272 1.1 tsutsui #endif
273 1.4 tsutsui txd->xd0 = htole32(T0_OWN);
274 1.4 tsutsui wbinv(txd, sizeof(struct desc));
275 1.1 tsutsui CSR_WRITE(l, TLP_TPD, TPD_POLL);
276 1.1 tsutsui loop = 100;
277 1.1 tsutsui do {
278 1.4 tsutsui if ((le32toh(txd->xd0) & T0_OWN) == 0)
279 1.1 tsutsui goto done;
280 1.4 tsutsui inv(txd, sizeof(struct desc));
281 1.1 tsutsui DELAY(10);
282 1.1 tsutsui } while (--loop > 0);
283 1.1 tsutsui printf("xmit failed\n");
284 1.1 tsutsui return -1;
285 1.1 tsutsui done:
286 1.1 tsutsui return len;
287 1.1 tsutsui }
288 1.1 tsutsui
289 1.1 tsutsui int
290 1.1 tsutsui tlp_recv(void *dev, char *buf, u_int maxlen, u_int timo)
291 1.1 tsutsui {
292 1.1 tsutsui struct local *l = dev;
293 1.4 tsutsui struct desc *rxd;
294 1.1 tsutsui u_int bound, len;
295 1.1 tsutsui uint32_t rxstat;
296 1.1 tsutsui uint8_t *ptr;
297 1.1 tsutsui
298 1.1 tsutsui bound = 1000 * timo;
299 1.1 tsutsui
300 1.1 tsutsui again:
301 1.4 tsutsui rxd = &l->rxd[l->rx];
302 1.1 tsutsui do {
303 1.4 tsutsui rxstat = le32toh(rxd->xd0);
304 1.4 tsutsui inv(rxd, sizeof(struct desc));
305 1.1 tsutsui if ((rxstat & R0_OWN) == 0)
306 1.1 tsutsui goto gotone;
307 1.1 tsutsui DELAY(1000); /* 1 milli second */
308 1.1 tsutsui } while (--bound > 0);
309 1.1 tsutsui errno = 0;
310 1.1 tsutsui CSR_WRITE(l, TLP_RPD, RPD_POLL);
311 1.1 tsutsui return -1;
312 1.1 tsutsui gotone:
313 1.1 tsutsui if (rxstat & R0_ES) {
314 1.4 tsutsui rxd->xd0 = htole32(R0_OWN);
315 1.4 tsutsui wbinv(rxd, sizeof(struct desc));
316 1.1 tsutsui l->rx = NEXT_RXBUF(l->rx);
317 1.1 tsutsui CSR_WRITE(l, TLP_RPD, RPD_POLL);
318 1.1 tsutsui goto again;
319 1.1 tsutsui }
320 1.1 tsutsui /* good frame */
321 1.1 tsutsui len = ((rxstat & R0_FL_MASK) >> 16) - 4; /* HASFCS */
322 1.1 tsutsui if (len > maxlen)
323 1.1 tsutsui len = maxlen;
324 1.1 tsutsui ptr = l->rxstore[l->rx];
325 1.1 tsutsui memcpy(buf, ptr, len);
326 1.1 tsutsui inv(ptr, FRAMESIZE);
327 1.4 tsutsui rxd->xd0 = htole32(R0_OWN);
328 1.4 tsutsui wbinv(rxd, sizeof(struct desc));
329 1.1 tsutsui l->rx = NEXT_RXBUF(l->rx);
330 1.1 tsutsui CSR_WRITE(l, TLP_OMR, l->omr); /* necessary? */
331 1.1 tsutsui return len;
332 1.1 tsutsui }
333 1.1 tsutsui
334 1.1 tsutsui static void
335 1.1 tsutsui size_srom(struct local *l)
336 1.1 tsutsui {
337 1.1 tsutsui /* determine 8/6 bit addressing SEEPROM */
338 1.1 tsutsui l->sromsft = 8;
339 1.1 tsutsui l->sromsft = (read_srom(l, 255) & 0x40000) ? 8 : 6;
340 1.1 tsutsui }
341 1.1 tsutsui
342 1.1 tsutsui /*
343 1.1 tsutsui * bare SEEPROM access with bitbang'ing
344 1.1 tsutsui */
345 1.1 tsutsui #define R110 6 /* SEEPROM read op */
346 1.1 tsutsui #define CS (1U << 0) /* hold chip select */
347 1.1 tsutsui #define CLK (1U << 1) /* clk bit */
348 1.1 tsutsui #define D1 (1U << 2) /* bit existence */
349 1.1 tsutsui #define D0 0 /* bit absence */
350 1.1 tsutsui #define VV (1U << 3) /* taken 0/1 from SEEPROM */
351 1.1 tsutsui
352 1.1 tsutsui static u_int
353 1.1 tsutsui read_srom(struct local *l, int off)
354 1.1 tsutsui {
355 1.1 tsutsui u_int idx, cnt, ret;
356 1.1 tsutsui uint32_t val, x1, x0, bit;
357 1.1 tsutsui
358 1.1 tsutsui idx = off & 0xff; /* A7-A0 */
359 1.1 tsutsui idx |= R110 << l->sromsft; /* 110 for READ */
360 1.1 tsutsui
361 1.1 tsutsui val = SROM_RD | SROM_SR;
362 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val);
363 1.1 tsutsui val |= CS; /* hold CS */
364 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val);
365 1.1 tsutsui
366 1.1 tsutsui x1 = val | D1; /* 1 */
367 1.1 tsutsui x0 = val | D0; /* 0 */
368 1.1 tsutsui /* instruct R110 op. at off in MSB first order */
369 1.1 tsutsui for (cnt = (1 << (l->sromsft + 2)); cnt > 0; cnt >>= 1) {
370 1.1 tsutsui bit = (idx & cnt) ? x1 : x0;
371 1.1 tsutsui CSR_WRITE(l, TLP_APROM, bit);
372 1.1 tsutsui DELAY(10);
373 1.1 tsutsui CSR_WRITE(l, TLP_APROM, bit | CLK);
374 1.1 tsutsui DELAY(10);
375 1.1 tsutsui }
376 1.1 tsutsui /* read 16bit quantity in MSB first order */
377 1.1 tsutsui ret = 0;
378 1.1 tsutsui for (cnt = 16; cnt > 0; cnt--) {
379 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val);
380 1.1 tsutsui DELAY(10);
381 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val | CLK);
382 1.1 tsutsui DELAY(10);
383 1.1 tsutsui ret = (ret << 1) | !!(CSR_READ(l, TLP_APROM) & VV);
384 1.1 tsutsui }
385 1.1 tsutsui val &= ~CS; /* turn off chip select */
386 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val);
387 1.1 tsutsui
388 1.1 tsutsui return ret;
389 1.1 tsutsui }
390 1.1 tsutsui
391 1.1 tsutsui #if 0
392 1.1 tsutsui
393 1.1 tsutsui static u_int
394 1.1 tsutsui tlp_mii_read(struct local *l, int phy, int reg)
395 1.1 tsutsui {
396 1.1 tsutsui /* later ... */
397 1.1 tsutsui return 0;
398 1.1 tsutsui }
399 1.1 tsutsui
400 1.1 tsutsui static void
401 1.1 tsutsui tlp_mii_write(struct local *l, int phy, int reg, int val)
402 1.1 tsutsui {
403 1.1 tsutsui /* later ... */
404 1.1 tsutsui }
405 1.1 tsutsui
406 1.1 tsutsui #define MII_BMCR 0x00 /* Basic mode control register (rw) */
407 1.1 tsutsui #define BMCR_RESET 0x8000 /* reset */
408 1.1 tsutsui #define BMCR_AUTOEN 0x1000 /* autonegotiation enable */
409 1.1 tsutsui #define BMCR_ISO 0x0400 /* isolate */
410 1.1 tsutsui #define BMCR_STARTNEG 0x0200 /* restart autonegotiation */
411 1.1 tsutsui #define MII_BMSR 0x01 /* Basic mode status register (ro) */
412 1.1 tsutsui
413 1.1 tsutsui static void
414 1.1 tsutsui mii_initphy(struct local *l)
415 1.1 tsutsui {
416 1.1 tsutsui int phy, bound;
417 1.1 tsutsui uint32_t ctl, sts;
418 1.1 tsutsui
419 1.1 tsutsui for (phy = 0; phy < 32; phy++) {
420 1.1 tsutsui ctl = tlp_mii_read(l, phy, MII_BMCR);
421 1.1 tsutsui sts = tlp_mii_read(l, phy, MII_BMSR);
422 1.1 tsutsui if (ctl != 0xffff && sts != 0xffff)
423 1.1 tsutsui goto found;
424 1.1 tsutsui }
425 1.1 tsutsui printf("MII: no PHY found\n");
426 1.1 tsutsui return;
427 1.1 tsutsui found:
428 1.1 tsutsui ctl = tlp_mii_read(l, phy, MII_BMCR);
429 1.1 tsutsui tlp_mii_write(l, phy, MII_BMCR, ctl | BMCR_RESET);
430 1.1 tsutsui bound = 100;
431 1.1 tsutsui do {
432 1.1 tsutsui DELAY(10);
433 1.1 tsutsui ctl = tlp_mii_read(l, phy, MII_BMCR);
434 1.1 tsutsui if (ctl == 0xffff) {
435 1.1 tsutsui printf("MII: PHY %d has died after reset\n", phy);
436 1.1 tsutsui return;
437 1.1 tsutsui }
438 1.1 tsutsui } while (bound-- > 0 && (ctl & BMCR_RESET));
439 1.1 tsutsui if (bound == 0) {
440 1.1 tsutsui printf("PHY %d reset failed\n", phy);
441 1.1 tsutsui }
442 1.1 tsutsui ctl &= ~BMCR_ISO;
443 1.1 tsutsui tlp_mii_write(l, phy, MII_BMCR, ctl);
444 1.1 tsutsui sts = tlp_mii_read(l, phy, MII_BMSR) |
445 1.1 tsutsui tlp_mii_read(l, phy, MII_BMSR); /* read twice */
446 1.1 tsutsui l->phy = phy;
447 1.1 tsutsui l->bmsr = sts;
448 1.1 tsutsui }
449 1.1 tsutsui
450 1.1 tsutsui static void
451 1.1 tsutsui mii_dealan(struct local *, u_int timo)
452 1.1 tsutsui {
453 1.1 tsutsui uint32_t anar;
454 1.1 tsutsui u_int bound;
455 1.1 tsutsui
456 1.1 tsutsui anar = ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA;
457 1.1 tsutsui tlp_mii_write(l, l->phy, MII_ANAR, anar);
458 1.1 tsutsui tlp_mii_write(l, l->phy, MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
459 1.1 tsutsui l->anlpar = 0;
460 1.1 tsutsui bound = getsecs() + timo;
461 1.1 tsutsui do {
462 1.1 tsutsui l->bmsr = tlp_mii_read(l, l->phy, MII_BMSR) |
463 1.1 tsutsui tlp_mii_read(l, l->phy, MII_BMSR); /* read twice */
464 1.1 tsutsui if ((l->bmsr & BMSR_LINK) && (l->bmsr & BMSR_ACOMP)) {
465 1.1 tsutsui l->anlpar = tlp_mii_read(l, l->phy, MII_ANLPAR);
466 1.1 tsutsui break;
467 1.1 tsutsui }
468 1.1 tsutsui DELAY(10 * 1000);
469 1.1 tsutsui } while (getsecs() < bound);
470 1.1 tsutsui return;
471 1.1 tsutsui }
472 1.1 tsutsui #endif
473