tlp.c revision 1.7 1 1.7 tsutsui /* $NetBSD: tlp.c,v 1.7 2008/03/23 17:19:57 tsutsui Exp $ */
2 1.1 tsutsui
3 1.1 tsutsui /*-
4 1.1 tsutsui * Copyright (c) 2007 The NetBSD Foundation, Inc.
5 1.1 tsutsui * All rights reserved.
6 1.1 tsutsui *
7 1.1 tsutsui * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tsutsui * by Tohru Nishimura.
9 1.1 tsutsui *
10 1.1 tsutsui * Redistribution and use in source and binary forms, with or without
11 1.1 tsutsui * modification, are permitted provided that the following conditions
12 1.1 tsutsui * are met:
13 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright
14 1.1 tsutsui * notice, this list of conditions and the following disclaimer.
15 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the
17 1.1 tsutsui * documentation and/or other materials provided with the distribution.
18 1.1 tsutsui * 3. All advertising materials mentioning features or use of this software
19 1.1 tsutsui * must display the following acknowledgement:
20 1.1 tsutsui * This product includes software developed by the NetBSD
21 1.1 tsutsui * Foundation, Inc. and its contributors.
22 1.1 tsutsui * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 tsutsui * contributors may be used to endorse or promote products derived
24 1.1 tsutsui * from this software without specific prior written permission.
25 1.1 tsutsui *
26 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 tsutsui * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 tsutsui * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 tsutsui * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 tsutsui * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 tsutsui * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 tsutsui * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 tsutsui * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 tsutsui * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 tsutsui * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 tsutsui * POSSIBILITY OF SUCH DAMAGE.
37 1.1 tsutsui */
38 1.1 tsutsui
39 1.1 tsutsui #include <sys/param.h>
40 1.1 tsutsui #include <sys/socket.h>
41 1.1 tsutsui
42 1.1 tsutsui #include <netinet/in.h>
43 1.1 tsutsui #include <netinet/in_systm.h>
44 1.1 tsutsui
45 1.1 tsutsui #include <lib/libsa/stand.h>
46 1.1 tsutsui #include <lib/libsa/net.h>
47 1.1 tsutsui
48 1.1 tsutsui #include <mips/cpuregs.h>
49 1.1 tsutsui
50 1.7 tsutsui #include <machine/cpu.h>
51 1.7 tsutsui
52 1.1 tsutsui #include "boot.h"
53 1.1 tsutsui
54 1.1 tsutsui /*
55 1.1 tsutsui * - little endian access for CSR register.
56 1.1 tsutsui * - assume KSEG0 on vtophys() translation.
57 1.1 tsutsui * - PIPT writeback cache aware.
58 1.1 tsutsui */
59 1.1 tsutsui #define CSR_WRITE(l, r, v) \
60 1.1 tsutsui do { \
61 1.1 tsutsui *(volatile uint32_t *)((l)->csr + (r)) = (v); \
62 1.1 tsutsui } while (0)
63 1.1 tsutsui #define CSR_READ(l, r) (*(volatile uint32_t *)((l)->csr + (r)))
64 1.1 tsutsui #define VTOPHYS(va) MIPS_KSEG0_TO_PHYS(va)
65 1.1 tsutsui #define wb(adr, siz) pdcache_wb((uint32_t)(adr), (u_int)(siz))
66 1.1 tsutsui #define wbinv(adr, siz) pdcache_wbinv((uint32_t)(adr), (u_int)(siz))
67 1.1 tsutsui #define inv(adr, siz) pdcache_inv((uint32_t)(adr), (u_int)(siz))
68 1.1 tsutsui #define DELAY(n) delay(n)
69 1.1 tsutsui #define ALLOC(T, A) (T *)((uint32_t)alloc(sizeof(T) + (A)) & ~((A) - 1))
70 1.1 tsutsui
71 1.1 tsutsui #define T0_OWN (1U<<31) /* desc is ready to tx */
72 1.1 tsutsui #define T0_ES (1U<<15) /* Tx error summary */
73 1.1 tsutsui #define T1_LS (1U<<30) /* last segment */
74 1.1 tsutsui #define T1_FS (1U<<29) /* first segment */
75 1.1 tsutsui #define T1_SET (1U<<27) /* "setup packet" */
76 1.1 tsutsui #define T1_TER (1U<<25) /* end of ring mark */
77 1.5 tsutsui #define T1_TCH (1U<<24) /* Second address chained */
78 1.1 tsutsui #define T1_TBS_MASK 0x7ff /* segment size 10:0 */
79 1.1 tsutsui #define R0_OWN (1U<<31) /* desc is empty */
80 1.1 tsutsui #define R0_FS (1U<<30) /* first desc of frame */
81 1.1 tsutsui #define R0_LS (1U<<8) /* last desc of frame */
82 1.1 tsutsui #define R0_ES (1U<<15) /* Rx error summary */
83 1.3 tsutsui #define R1_RCH (1U<<24) /* Second address chained */
84 1.1 tsutsui #define R1_RER (1U<<25) /* end of ring mark */
85 1.1 tsutsui #define R0_FL_MASK 0x3fff0000 /* frame length 29:16 */
86 1.1 tsutsui #define R1_RBS_MASK 0x7ff /* segment size 10:0 */
87 1.1 tsutsui
88 1.3 tsutsui #define DESCSIZE 16
89 1.1 tsutsui struct desc {
90 1.1 tsutsui volatile uint32_t xd0, xd1, xd2, xd3;
91 1.3 tsutsui #if CACHELINESIZE > DESCSIZE
92 1.3 tsutsui uint8_t pad[CACHELINESIZE - DESCSIZE];
93 1.3 tsutsui #endif
94 1.1 tsutsui };
95 1.1 tsutsui
96 1.5 tsutsui #define TLP_BMR 0x00 /* 0: bus mode */
97 1.1 tsutsui #define BMR_RST (1U<< 0) /* software reset */
98 1.5 tsutsui #define BMR_BAR (1U<< 1) /* bus arbitration */
99 1.5 tsutsui #define BMR_PBL8 (1U<<11) /* burst length 8 longword */
100 1.5 tsutsui #define BMR_CAL8 (1U<<13) /* cache alignment 8 longword */
101 1.5 tsutsui #define TLP_TPD 0x08 /* 1: instruct Tx to start */
102 1.1 tsutsui #define TPD_POLL (1U<< 0) /* transmit poll demand */
103 1.5 tsutsui #define TLP_RPD 0x10 /* 2: instruct Rx to start */
104 1.1 tsutsui #define RPD_POLL (1U<< 0) /* receive poll demand */
105 1.5 tsutsui #define TLP_RRBA 0x18 /* 3: Rx descriptor base */
106 1.5 tsutsui #define TLP_TRBA 0x20 /* 4: Tx descriptor base */
107 1.5 tsutsui #define TLP_STS 0x28 /* 5: status */
108 1.1 tsutsui #define STS_TS 0x00700000 /* Tx status */
109 1.1 tsutsui #define STS_RS 0x000e0000 /* Rx status */
110 1.5 tsutsui #define TLP_OMR 0x30 /* 6: operation mode */
111 1.1 tsutsui #define OMR_SDP (1U<<25) /* always ON */
112 1.1 tsutsui #define OMR_PS (1U<<18) /* port select */
113 1.1 tsutsui #define OMR_PM (1U<< 6) /* promicuous */
114 1.1 tsutsui #define OMR_TEN (1U<<13) /* instruct start/stop Tx */
115 1.1 tsutsui #define OMR_REN (1U<< 1) /* instruct start/stop Rx */
116 1.1 tsutsui #define OMR_FD (1U<< 9) /* FDX */
117 1.1 tsutsui #define TLP_IEN 0x38 /* 7: interrupt enable mask */
118 1.5 tsutsui #define TLP_APROM 0x48 /* 9: SEEPROM and MII management */
119 1.1 tsutsui #define SROM_RD (1U <<14) /* read operation */
120 1.1 tsutsui #define SROM_WR (1U <<13) /* write openration */
121 1.1 tsutsui #define SROM_SR (1U <<11) /* SEEPROM select */
122 1.1 tsutsui #define TLP_CSR12 0x60 /* SIA status */
123 1.1 tsutsui
124 1.5 tsutsui #define TLP_CSR13 0x68 /* SIA connectivity register */
125 1.5 tsutsui #define SIACONN_10BT 0x0000ef01 /* 10BASE-T for 21041 */
126 1.5 tsutsui
127 1.5 tsutsui #define TLP_CSR14 0x70 /* SIA TX RX register */
128 1.5 tsutsui #define SIATXRX_10BT 0x0000ffff /* 10BASE-T for 21041 pass 2 */
129 1.5 tsutsui
130 1.1 tsutsui #define TLP_CSR15 0x78 /* SIA general register */
131 1.1 tsutsui #define SIAGEN_MD0 (1U<<16)
132 1.1 tsutsui #define SIAGEN_CWE (1U<<28)
133 1.5 tsutsui #define SIAGEN_10BT 0x00000000 /* 10BASE-T for 21041 */
134 1.5 tsutsui
135 1.5 tsutsui #define TLP_SETUP_NADDR 16
136 1.5 tsutsui #define TLP_SETUPLEN 192 /* 16 * 3 * sizeof(uint32_t) */
137 1.1 tsutsui
138 1.1 tsutsui #define FRAMESIZE 1536
139 1.1 tsutsui #define BUFSIZE 2048
140 1.5 tsutsui #define NTXBUF 2
141 1.5 tsutsui #define NEXT_TXBUF(x) (((x) + 1) & (NTXBUF - 1))
142 1.1 tsutsui #define NRXBUF 2
143 1.1 tsutsui #define NEXT_RXBUF(x) (((x) + 1) & (NRXBUF - 1))
144 1.1 tsutsui
145 1.1 tsutsui struct local {
146 1.5 tsutsui struct desc txd[NTXBUF];
147 1.4 tsutsui struct desc rxd[NRXBUF];
148 1.5 tsutsui uint8_t txstore[TLP_SETUPLEN];
149 1.1 tsutsui uint8_t rxstore[NRXBUF][BUFSIZE];
150 1.1 tsutsui uint32_t csr, omr;
151 1.5 tsutsui u_int tx;
152 1.1 tsutsui u_int rx;
153 1.1 tsutsui u_int sromsft;
154 1.1 tsutsui u_int phy;
155 1.1 tsutsui uint32_t bmsr, anlpar;
156 1.1 tsutsui };
157 1.1 tsutsui
158 1.1 tsutsui #define COBALT_TLP0_BASE 0x10100000
159 1.1 tsutsui #define SROM_MAC_OFFSET 0
160 1.1 tsutsui
161 1.1 tsutsui static void size_srom(struct local *);
162 1.1 tsutsui static u_int read_srom(struct local *, int);
163 1.1 tsutsui #if 0
164 1.1 tsutsui static u_int tlp_mii_read(struct local *, int, int);
165 1.1 tsutsui static void tlp_mii_write(struct local *, int, int, int);
166 1.1 tsutsui static void mii_initphy(struct local *);
167 1.1 tsutsui #endif
168 1.1 tsutsui
169 1.1 tsutsui void *
170 1.1 tsutsui tlp_init(void *cookie)
171 1.1 tsutsui {
172 1.5 tsutsui uint32_t val, tag;
173 1.1 tsutsui struct local *l;
174 1.4 tsutsui struct desc *txd, *rxd;
175 1.5 tsutsui uint8_t *en, *p;
176 1.1 tsutsui int i;
177 1.5 tsutsui int is21041;
178 1.5 tsutsui
179 1.5 tsutsui if (cobalt_id == COBALT_ID_QUBE2700)
180 1.5 tsutsui is21041 = 1;
181 1.5 tsutsui else
182 1.5 tsutsui is21041 = 0;
183 1.1 tsutsui
184 1.1 tsutsui l = ALLOC(struct local, CACHELINESIZE);
185 1.1 tsutsui memset(l, 0, sizeof(struct local));
186 1.1 tsutsui
187 1.5 tsutsui DPRINTF(("tlp: l = %p, txd[0] = %p, txd[1] = %p\n",
188 1.5 tsutsui l, &l->txd[0], &l->txd[1]));
189 1.5 tsutsui DPRINTF(("tlp: rxd[0] = %p, rxd[1] = %p\n",
190 1.5 tsutsui &l->rxd[0], &l->rxd[1]));
191 1.1 tsutsui DPRINTF(("tlp: txstore = %p, rxstore[0] = %p, rxstore[1] = %p\n",
192 1.1 tsutsui l->txstore, l->rxstore[0], l->rxstore[1]));
193 1.1 tsutsui
194 1.5 tsutsui #if 1
195 1.1 tsutsui /* XXX assume tlp0 at pci0 dev 7 function 0 */
196 1.1 tsutsui tag = (0 << 16) | ( 7 << 11) | (0 << 8);
197 1.1 tsutsui /* memory map is not initialized by the firmware on cobalt */
198 1.5 tsutsui l->csr = MIPS_PHYS_TO_KSEG1(pcicfgread(tag, 0x10) & ~3U);
199 1.1 tsutsui DPRINTF(("%s: CSR = 0x%x\n", __func__, l->csr));
200 1.1 tsutsui #else
201 1.1 tsutsui l->csr = MIPS_PHYS_TO_KSEG1(COBALT_TLP0_BASE);
202 1.1 tsutsui #endif
203 1.1 tsutsui
204 1.1 tsutsui val = CSR_READ(l, TLP_BMR);
205 1.1 tsutsui CSR_WRITE(l, TLP_BMR, val | BMR_RST);
206 1.1 tsutsui DELAY(1000);
207 1.1 tsutsui CSR_WRITE(l, TLP_BMR, val);
208 1.1 tsutsui DELAY(1000);
209 1.1 tsutsui (void)CSR_READ(l, TLP_BMR);
210 1.1 tsutsui
211 1.5 tsutsui if (is21041) {
212 1.5 tsutsui /* reset SIA for 10BASE-T */
213 1.5 tsutsui CSR_WRITE(l, TLP_CSR13, 0);
214 1.5 tsutsui DELAY(1000);
215 1.5 tsutsui CSR_WRITE(l, TLP_CSR15, SIAGEN_10BT);
216 1.5 tsutsui CSR_WRITE(l, TLP_CSR14, SIATXRX_10BT);
217 1.5 tsutsui CSR_WRITE(l, TLP_CSR13, SIACONN_10BT);
218 1.5 tsutsui } else {
219 1.5 tsutsui /* reset PHY (cobalt quirk from if_tlp_pci.c) */
220 1.5 tsutsui CSR_WRITE(l, TLP_CSR15, SIAGEN_CWE | SIAGEN_MD0);
221 1.5 tsutsui DELAY(10);
222 1.5 tsutsui CSR_WRITE(l, TLP_CSR15, SIAGEN_CWE);
223 1.5 tsutsui DELAY(10);
224 1.5 tsutsui }
225 1.5 tsutsui
226 1.1 tsutsui l->omr = OMR_PS | OMR_SDP;
227 1.1 tsutsui CSR_WRITE(l, TLP_OMR, l->omr);
228 1.5 tsutsui CSR_WRITE(l, TLP_IEN, 0);
229 1.1 tsutsui CSR_WRITE(l, TLP_STS, ~0);
230 1.1 tsutsui
231 1.1 tsutsui #if 0
232 1.1 tsutsui mii_initphy(l);
233 1.1 tsutsui #endif
234 1.1 tsutsui size_srom(l);
235 1.1 tsutsui
236 1.1 tsutsui en = cookie;
237 1.1 tsutsui /* MAC address is stored at offset 0 in SROM on cobalt */
238 1.1 tsutsui val = read_srom(l, SROM_MAC_OFFSET / 2 + 0);
239 1.1 tsutsui en[0] = val;
240 1.1 tsutsui en[1] = val >> 8;
241 1.1 tsutsui val = read_srom(l, SROM_MAC_OFFSET / 2 + 1);
242 1.1 tsutsui en[2] = val;
243 1.1 tsutsui en[3] = val >> 8;
244 1.1 tsutsui val = read_srom(l, SROM_MAC_OFFSET / 2 + 2);
245 1.1 tsutsui en[4] = val;
246 1.1 tsutsui en[5] = val >> 8;
247 1.1 tsutsui
248 1.1 tsutsui DPRINTF(("tlp: MAC address %x:%x:%x:%x:%x:%x\n",
249 1.1 tsutsui en[0], en[1], en[2], en[3], en[4], en[5]));
250 1.1 tsutsui
251 1.4 tsutsui rxd = &l->rxd[0];
252 1.1 tsutsui for (i = 0; i < NRXBUF; i++) {
253 1.4 tsutsui rxd[i].xd3 = htole32(VTOPHYS(&rxd[NEXT_RXBUF(i)]));
254 1.4 tsutsui rxd[i].xd2 = htole32(VTOPHYS(l->rxstore[i]));
255 1.4 tsutsui rxd[i].xd1 = htole32(R1_RCH|FRAMESIZE);
256 1.4 tsutsui rxd[i].xd0 = htole32(R0_OWN);
257 1.1 tsutsui }
258 1.1 tsutsui
259 1.5 tsutsui txd = &l->txd[0];
260 1.5 tsutsui for (i = 0; i < NTXBUF; i++) {
261 1.5 tsutsui txd[i].xd3 = htole32(VTOPHYS(&txd[NEXT_TXBUF(i)]));
262 1.5 tsutsui txd[i].xd0 = htole32(0);
263 1.5 tsutsui }
264 1.5 tsutsui
265 1.5 tsutsui /* prepare setup packet */
266 1.5 tsutsui p = l->txstore;
267 1.5 tsutsui memset(p, 0, TLP_SETUPLEN);
268 1.5 tsutsui /* put broadcast first */
269 1.5 tsutsui p[0] = p[1] = p[4] = p[5] = p[8] = p[9] = 0xff;
270 1.5 tsutsui for (i = 1; i < TLP_SETUP_NADDR; i++) {
271 1.5 tsutsui /* put own station address to the rest */
272 1.5 tsutsui p[i * 12 + 0] = en[0];
273 1.5 tsutsui p[i * 12 + 1] = en[1];
274 1.5 tsutsui p[i * 12 + 4] = en[2];
275 1.5 tsutsui p[i * 12 + 5] = en[3];
276 1.5 tsutsui p[i * 12 + 8] = en[4];
277 1.5 tsutsui p[i * 12 + 9] = en[5];
278 1.5 tsutsui }
279 1.5 tsutsui
280 1.5 tsutsui txd = &l->txd[0];
281 1.4 tsutsui txd->xd2 = htole32(VTOPHYS(l->txstore));
282 1.5 tsutsui txd->xd1 = htole32(T1_SET | T1_TCH | TLP_SETUPLEN);
283 1.5 tsutsui txd->xd0 = htole32(T0_OWN);
284 1.1 tsutsui
285 1.1 tsutsui /* make sure the entire descriptors transfered to memory */
286 1.1 tsutsui wbinv(l, sizeof(struct local));
287 1.1 tsutsui
288 1.5 tsutsui CSR_WRITE(l, TLP_RRBA, VTOPHYS(rxd));
289 1.5 tsutsui CSR_WRITE(l, TLP_TRBA, VTOPHYS(txd));
290 1.5 tsutsui
291 1.5 tsutsui l->tx = NEXT_TXBUF(0);
292 1.1 tsutsui l->rx = 0;
293 1.5 tsutsui l->omr |= OMR_TEN | OMR_REN;
294 1.5 tsutsui if (!is21041)
295 1.5 tsutsui l->omr |= OMR_FD;
296 1.1 tsutsui
297 1.5 tsutsui /* enable Tx/Rx */
298 1.1 tsutsui CSR_WRITE(l, TLP_OMR, l->omr);
299 1.5 tsutsui /* start TX and send setup packet */
300 1.1 tsutsui CSR_WRITE(l, TLP_TPD, TPD_POLL);
301 1.6 tsutsui DELAY(50000);
302 1.5 tsutsui /* start RX */
303 1.1 tsutsui CSR_WRITE(l, TLP_RPD, RPD_POLL);
304 1.1 tsutsui
305 1.1 tsutsui return l;
306 1.1 tsutsui }
307 1.1 tsutsui
308 1.1 tsutsui int
309 1.1 tsutsui tlp_send(void *dev, char *buf, u_int len)
310 1.1 tsutsui {
311 1.1 tsutsui struct local *l = dev;
312 1.4 tsutsui struct desc *txd;
313 1.1 tsutsui u_int loop;
314 1.1 tsutsui
315 1.1 tsutsui wb(buf, len);
316 1.5 tsutsui txd = &l->txd[l->tx];
317 1.4 tsutsui txd->xd2 = htole32(VTOPHYS(buf));
318 1.5 tsutsui txd->xd1 = htole32(T1_FS | T1_LS | T1_TCH | (len & T1_TBS_MASK));
319 1.4 tsutsui txd->xd0 = htole32(T0_OWN);
320 1.4 tsutsui wbinv(txd, sizeof(struct desc));
321 1.1 tsutsui CSR_WRITE(l, TLP_TPD, TPD_POLL);
322 1.5 tsutsui l->tx = NEXT_TXBUF(l->tx);
323 1.1 tsutsui loop = 100;
324 1.1 tsutsui do {
325 1.4 tsutsui if ((le32toh(txd->xd0) & T0_OWN) == 0)
326 1.1 tsutsui goto done;
327 1.4 tsutsui inv(txd, sizeof(struct desc));
328 1.1 tsutsui DELAY(10);
329 1.1 tsutsui } while (--loop > 0);
330 1.1 tsutsui printf("xmit failed\n");
331 1.1 tsutsui return -1;
332 1.1 tsutsui done:
333 1.1 tsutsui return len;
334 1.1 tsutsui }
335 1.1 tsutsui
336 1.1 tsutsui int
337 1.1 tsutsui tlp_recv(void *dev, char *buf, u_int maxlen, u_int timo)
338 1.1 tsutsui {
339 1.1 tsutsui struct local *l = dev;
340 1.4 tsutsui struct desc *rxd;
341 1.1 tsutsui u_int bound, len;
342 1.1 tsutsui uint32_t rxstat;
343 1.1 tsutsui uint8_t *ptr;
344 1.1 tsutsui
345 1.5 tsutsui bound = timo * 1000000;
346 1.1 tsutsui
347 1.1 tsutsui again:
348 1.4 tsutsui rxd = &l->rxd[l->rx];
349 1.1 tsutsui do {
350 1.4 tsutsui rxstat = le32toh(rxd->xd0);
351 1.4 tsutsui inv(rxd, sizeof(struct desc));
352 1.1 tsutsui if ((rxstat & R0_OWN) == 0)
353 1.1 tsutsui goto gotone;
354 1.5 tsutsui DELAY(1);
355 1.1 tsutsui } while (--bound > 0);
356 1.1 tsutsui errno = 0;
357 1.1 tsutsui CSR_WRITE(l, TLP_RPD, RPD_POLL);
358 1.1 tsutsui return -1;
359 1.1 tsutsui gotone:
360 1.1 tsutsui if (rxstat & R0_ES) {
361 1.4 tsutsui rxd->xd0 = htole32(R0_OWN);
362 1.4 tsutsui wbinv(rxd, sizeof(struct desc));
363 1.1 tsutsui l->rx = NEXT_RXBUF(l->rx);
364 1.1 tsutsui CSR_WRITE(l, TLP_RPD, RPD_POLL);
365 1.1 tsutsui goto again;
366 1.1 tsutsui }
367 1.1 tsutsui /* good frame */
368 1.1 tsutsui len = ((rxstat & R0_FL_MASK) >> 16) - 4; /* HASFCS */
369 1.1 tsutsui if (len > maxlen)
370 1.1 tsutsui len = maxlen;
371 1.1 tsutsui ptr = l->rxstore[l->rx];
372 1.1 tsutsui memcpy(buf, ptr, len);
373 1.1 tsutsui inv(ptr, FRAMESIZE);
374 1.4 tsutsui rxd->xd0 = htole32(R0_OWN);
375 1.4 tsutsui wbinv(rxd, sizeof(struct desc));
376 1.1 tsutsui l->rx = NEXT_RXBUF(l->rx);
377 1.1 tsutsui CSR_WRITE(l, TLP_OMR, l->omr); /* necessary? */
378 1.1 tsutsui return len;
379 1.1 tsutsui }
380 1.1 tsutsui
381 1.1 tsutsui static void
382 1.1 tsutsui size_srom(struct local *l)
383 1.1 tsutsui {
384 1.1 tsutsui /* determine 8/6 bit addressing SEEPROM */
385 1.1 tsutsui l->sromsft = 8;
386 1.1 tsutsui l->sromsft = (read_srom(l, 255) & 0x40000) ? 8 : 6;
387 1.1 tsutsui }
388 1.1 tsutsui
389 1.1 tsutsui /*
390 1.1 tsutsui * bare SEEPROM access with bitbang'ing
391 1.1 tsutsui */
392 1.1 tsutsui #define R110 6 /* SEEPROM read op */
393 1.1 tsutsui #define CS (1U << 0) /* hold chip select */
394 1.1 tsutsui #define CLK (1U << 1) /* clk bit */
395 1.1 tsutsui #define D1 (1U << 2) /* bit existence */
396 1.1 tsutsui #define D0 0 /* bit absence */
397 1.1 tsutsui #define VV (1U << 3) /* taken 0/1 from SEEPROM */
398 1.1 tsutsui
399 1.1 tsutsui static u_int
400 1.1 tsutsui read_srom(struct local *l, int off)
401 1.1 tsutsui {
402 1.1 tsutsui u_int idx, cnt, ret;
403 1.1 tsutsui uint32_t val, x1, x0, bit;
404 1.1 tsutsui
405 1.1 tsutsui idx = off & 0xff; /* A7-A0 */
406 1.1 tsutsui idx |= R110 << l->sromsft; /* 110 for READ */
407 1.1 tsutsui
408 1.1 tsutsui val = SROM_RD | SROM_SR;
409 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val);
410 1.1 tsutsui val |= CS; /* hold CS */
411 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val);
412 1.1 tsutsui
413 1.1 tsutsui x1 = val | D1; /* 1 */
414 1.1 tsutsui x0 = val | D0; /* 0 */
415 1.1 tsutsui /* instruct R110 op. at off in MSB first order */
416 1.1 tsutsui for (cnt = (1 << (l->sromsft + 2)); cnt > 0; cnt >>= 1) {
417 1.1 tsutsui bit = (idx & cnt) ? x1 : x0;
418 1.1 tsutsui CSR_WRITE(l, TLP_APROM, bit);
419 1.1 tsutsui DELAY(10);
420 1.1 tsutsui CSR_WRITE(l, TLP_APROM, bit | CLK);
421 1.1 tsutsui DELAY(10);
422 1.1 tsutsui }
423 1.1 tsutsui /* read 16bit quantity in MSB first order */
424 1.1 tsutsui ret = 0;
425 1.1 tsutsui for (cnt = 16; cnt > 0; cnt--) {
426 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val);
427 1.1 tsutsui DELAY(10);
428 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val | CLK);
429 1.1 tsutsui DELAY(10);
430 1.1 tsutsui ret = (ret << 1) | !!(CSR_READ(l, TLP_APROM) & VV);
431 1.1 tsutsui }
432 1.1 tsutsui val &= ~CS; /* turn off chip select */
433 1.1 tsutsui CSR_WRITE(l, TLP_APROM, val);
434 1.1 tsutsui
435 1.1 tsutsui return ret;
436 1.1 tsutsui }
437 1.1 tsutsui
438 1.1 tsutsui #if 0
439 1.1 tsutsui
440 1.1 tsutsui static u_int
441 1.1 tsutsui tlp_mii_read(struct local *l, int phy, int reg)
442 1.1 tsutsui {
443 1.1 tsutsui /* later ... */
444 1.1 tsutsui return 0;
445 1.1 tsutsui }
446 1.1 tsutsui
447 1.1 tsutsui static void
448 1.1 tsutsui tlp_mii_write(struct local *l, int phy, int reg, int val)
449 1.1 tsutsui {
450 1.1 tsutsui /* later ... */
451 1.1 tsutsui }
452 1.1 tsutsui
453 1.1 tsutsui #define MII_BMCR 0x00 /* Basic mode control register (rw) */
454 1.1 tsutsui #define BMCR_RESET 0x8000 /* reset */
455 1.1 tsutsui #define BMCR_AUTOEN 0x1000 /* autonegotiation enable */
456 1.1 tsutsui #define BMCR_ISO 0x0400 /* isolate */
457 1.1 tsutsui #define BMCR_STARTNEG 0x0200 /* restart autonegotiation */
458 1.1 tsutsui #define MII_BMSR 0x01 /* Basic mode status register (ro) */
459 1.1 tsutsui
460 1.1 tsutsui static void
461 1.1 tsutsui mii_initphy(struct local *l)
462 1.1 tsutsui {
463 1.1 tsutsui int phy, bound;
464 1.1 tsutsui uint32_t ctl, sts;
465 1.1 tsutsui
466 1.1 tsutsui for (phy = 0; phy < 32; phy++) {
467 1.1 tsutsui ctl = tlp_mii_read(l, phy, MII_BMCR);
468 1.1 tsutsui sts = tlp_mii_read(l, phy, MII_BMSR);
469 1.1 tsutsui if (ctl != 0xffff && sts != 0xffff)
470 1.1 tsutsui goto found;
471 1.1 tsutsui }
472 1.1 tsutsui printf("MII: no PHY found\n");
473 1.1 tsutsui return;
474 1.1 tsutsui found:
475 1.1 tsutsui ctl = tlp_mii_read(l, phy, MII_BMCR);
476 1.1 tsutsui tlp_mii_write(l, phy, MII_BMCR, ctl | BMCR_RESET);
477 1.1 tsutsui bound = 100;
478 1.1 tsutsui do {
479 1.1 tsutsui DELAY(10);
480 1.1 tsutsui ctl = tlp_mii_read(l, phy, MII_BMCR);
481 1.1 tsutsui if (ctl == 0xffff) {
482 1.1 tsutsui printf("MII: PHY %d has died after reset\n", phy);
483 1.1 tsutsui return;
484 1.1 tsutsui }
485 1.1 tsutsui } while (bound-- > 0 && (ctl & BMCR_RESET));
486 1.1 tsutsui if (bound == 0) {
487 1.1 tsutsui printf("PHY %d reset failed\n", phy);
488 1.1 tsutsui }
489 1.1 tsutsui ctl &= ~BMCR_ISO;
490 1.1 tsutsui tlp_mii_write(l, phy, MII_BMCR, ctl);
491 1.1 tsutsui sts = tlp_mii_read(l, phy, MII_BMSR) |
492 1.1 tsutsui tlp_mii_read(l, phy, MII_BMSR); /* read twice */
493 1.1 tsutsui l->phy = phy;
494 1.1 tsutsui l->bmsr = sts;
495 1.1 tsutsui }
496 1.1 tsutsui
497 1.1 tsutsui static void
498 1.1 tsutsui mii_dealan(struct local *, u_int timo)
499 1.1 tsutsui {
500 1.1 tsutsui uint32_t anar;
501 1.1 tsutsui u_int bound;
502 1.1 tsutsui
503 1.1 tsutsui anar = ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA;
504 1.1 tsutsui tlp_mii_write(l, l->phy, MII_ANAR, anar);
505 1.1 tsutsui tlp_mii_write(l, l->phy, MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
506 1.1 tsutsui l->anlpar = 0;
507 1.1 tsutsui bound = getsecs() + timo;
508 1.1 tsutsui do {
509 1.1 tsutsui l->bmsr = tlp_mii_read(l, l->phy, MII_BMSR) |
510 1.1 tsutsui tlp_mii_read(l, l->phy, MII_BMSR); /* read twice */
511 1.1 tsutsui if ((l->bmsr & BMSR_LINK) && (l->bmsr & BMSR_ACOMP)) {
512 1.1 tsutsui l->anlpar = tlp_mii_read(l, l->phy, MII_ANLPAR);
513 1.1 tsutsui break;
514 1.1 tsutsui }
515 1.1 tsutsui DELAY(10 * 1000);
516 1.1 tsutsui } while (getsecs() < bound);
517 1.1 tsutsui return;
518 1.1 tsutsui }
519 1.1 tsutsui #endif
520