armadaxp_machdep.c revision 1.3 1 1.3 kiyohara /* $NetBSD: armadaxp_machdep.c,v 1.3 2013/09/30 13:29:07 kiyohara Exp $ */
2 1.1 rkujawa /*******************************************************************************
3 1.1 rkujawa Copyright (C) Marvell International Ltd. and its affiliates
4 1.1 rkujawa
5 1.1 rkujawa Developed by Semihalf
6 1.1 rkujawa
7 1.1 rkujawa ********************************************************************************
8 1.1 rkujawa Marvell BSD License
9 1.1 rkujawa
10 1.1 rkujawa If you received this File from Marvell, you may opt to use, redistribute and/or
11 1.1 rkujawa modify this File under the following licensing terms.
12 1.1 rkujawa Redistribution and use in source and binary forms, with or without modification,
13 1.1 rkujawa are permitted provided that the following conditions are met:
14 1.1 rkujawa
15 1.1 rkujawa * Redistributions of source code must retain the above copyright notice,
16 1.1 rkujawa this list of conditions and the following disclaimer.
17 1.1 rkujawa
18 1.1 rkujawa * Redistributions in binary form must reproduce the above copyright
19 1.1 rkujawa notice, this list of conditions and the following disclaimer in the
20 1.1 rkujawa documentation and/or other materials provided with the distribution.
21 1.1 rkujawa
22 1.1 rkujawa * Neither the name of Marvell nor the names of its contributors may be
23 1.1 rkujawa used to endorse or promote products derived from this software without
24 1.1 rkujawa specific prior written permission.
25 1.1 rkujawa
26 1.1 rkujawa THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
27 1.1 rkujawa ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
28 1.1 rkujawa WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
29 1.1 rkujawa DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR
30 1.1 rkujawa ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
31 1.1 rkujawa (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
32 1.1 rkujawa LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
33 1.1 rkujawa ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
34 1.1 rkujawa (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
35 1.1 rkujawa SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36 1.1 rkujawa
37 1.1 rkujawa *******************************************************************************/
38 1.1 rkujawa
39 1.1 rkujawa #include <sys/cdefs.h>
40 1.3 kiyohara __KERNEL_RCSID(0, "$NetBSD: armadaxp_machdep.c,v 1.3 2013/09/30 13:29:07 kiyohara Exp $");
41 1.1 rkujawa
42 1.1 rkujawa #include "opt_machdep.h"
43 1.1 rkujawa #include "opt_mvsoc.h"
44 1.1 rkujawa #include "opt_evbarm_boardtype.h"
45 1.1 rkujawa #include "opt_com.h"
46 1.1 rkujawa #include "opt_ddb.h"
47 1.1 rkujawa #include "opt_kgdb.h"
48 1.1 rkujawa #include "opt_pci.h"
49 1.1 rkujawa #include "opt_ipkdb.h"
50 1.1 rkujawa
51 1.1 rkujawa #include <sys/bus.h>
52 1.1 rkujawa #include <sys/param.h>
53 1.1 rkujawa #include <sys/device.h>
54 1.1 rkujawa #include <sys/systm.h>
55 1.1 rkujawa #include <sys/kernel.h>
56 1.1 rkujawa #include <sys/exec.h>
57 1.1 rkujawa #include <sys/proc.h>
58 1.1 rkujawa #include <sys/msgbuf.h>
59 1.1 rkujawa #include <sys/reboot.h>
60 1.1 rkujawa #include <sys/termios.h>
61 1.1 rkujawa #include <sys/ksyms.h>
62 1.1 rkujawa
63 1.1 rkujawa #include <uvm/uvm_extern.h>
64 1.1 rkujawa
65 1.1 rkujawa #include <sys/conf.h>
66 1.1 rkujawa #include <dev/cons.h>
67 1.1 rkujawa #include <dev/md.h>
68 1.1 rkujawa
69 1.1 rkujawa #include <dev/pci/pcireg.h>
70 1.1 rkujawa #include <dev/pci/pcivar.h>
71 1.1 rkujawa #include <machine/pci_machdep.h>
72 1.1 rkujawa
73 1.1 rkujawa #include <machine/db_machdep.h>
74 1.1 rkujawa #include <ddb/db_sym.h>
75 1.1 rkujawa #include <ddb/db_extern.h>
76 1.1 rkujawa #ifdef KGDB
77 1.1 rkujawa #include <sys/kgdb.h>
78 1.1 rkujawa #endif
79 1.1 rkujawa
80 1.1 rkujawa #include <machine/bootconfig.h>
81 1.1 rkujawa #include <machine/autoconf.h>
82 1.1 rkujawa #include <machine/cpu.h>
83 1.1 rkujawa #include <machine/frame.h>
84 1.1 rkujawa #include <arm/armreg.h>
85 1.1 rkujawa #include <arm/undefined.h>
86 1.1 rkujawa
87 1.1 rkujawa #include <arm/arm32/machdep.h>
88 1.1 rkujawa
89 1.1 rkujawa #include <arm/marvell/mvsocreg.h>
90 1.1 rkujawa #include <arm/marvell/mvsocvar.h>
91 1.3 kiyohara #include <arm/marvell/armadaxpreg.h>
92 1.1 rkujawa
93 1.1 rkujawa #include <evbarm/marvell/marvellreg.h>
94 1.1 rkujawa #include <evbarm/marvell/marvellvar.h>
95 1.1 rkujawa
96 1.1 rkujawa #include "mvpex.h"
97 1.1 rkujawa #include "com.h"
98 1.1 rkujawa #if NCOM > 0
99 1.1 rkujawa #include <dev/ic/comreg.h>
100 1.1 rkujawa #include <dev/ic/comvar.h>
101 1.1 rkujawa #endif
102 1.1 rkujawa
103 1.1 rkujawa /*
104 1.1 rkujawa * Address to call from cpu_reset() to reset the machine.
105 1.1 rkujawa * This is machine architecture dependent as it varies depending
106 1.1 rkujawa * on where the ROM appears when you turn the MMU off.
107 1.1 rkujawa */
108 1.1 rkujawa
109 1.1 rkujawa
110 1.1 rkujawa /* Define various stack sizes in pages */
111 1.1 rkujawa #define IRQ_STACK_SIZE 1
112 1.1 rkujawa #define ABT_STACK_SIZE 1
113 1.1 rkujawa #ifdef IPKDB
114 1.1 rkujawa #define UND_STACK_SIZE 2
115 1.1 rkujawa #else
116 1.1 rkujawa #define UND_STACK_SIZE 1
117 1.1 rkujawa #endif
118 1.1 rkujawa
119 1.1 rkujawa BootConfig bootconfig; /* Boot config storage */
120 1.1 rkujawa char *boot_args = NULL;
121 1.1 rkujawa char *boot_file = NULL;
122 1.1 rkujawa
123 1.1 rkujawa extern int KERNEL_BASE_phys[];
124 1.1 rkujawa
125 1.1 rkujawa /*extern char KERNEL_BASE_phys[];*/
126 1.1 rkujawa extern char etext[], __data_start[], _edata[], __bss_start[], __bss_end__[];
127 1.1 rkujawa extern char _end[];
128 1.1 rkujawa
129 1.1 rkujawa /*
130 1.1 rkujawa * Put some bogus settings of the MEMSTART and MEMSIZE
131 1.1 rkujawa * if they are not defined in kernel configuration file.
132 1.1 rkujawa */
133 1.1 rkujawa #ifndef MEMSTART
134 1.1 rkujawa #define MEMSTART 0x00000000UL
135 1.1 rkujawa #endif
136 1.1 rkujawa #ifndef MEMSIZE
137 1.1 rkujawa #define MEMSIZE 0x40000000UL
138 1.1 rkujawa #endif
139 1.1 rkujawa
140 1.1 rkujawa #ifndef STARTUP_PAGETABLE_ADDR
141 1.1 rkujawa #define STARTUP_PAGETABLE_ADDR 0x00000000UL
142 1.1 rkujawa #endif
143 1.1 rkujawa
144 1.1 rkujawa /* Physical offset of the kernel from MEMSTART */
145 1.1 rkujawa #define KERNEL_OFFSET (paddr_t)&KERNEL_BASE_phys
146 1.1 rkujawa /* Kernel base virtual address */
147 1.1 rkujawa #define KERNEL_TEXT_BASE (KERNEL_BASE + KERNEL_OFFSET)
148 1.1 rkujawa
149 1.1 rkujawa #define KERNEL_VM_BASE (KERNEL_BASE + 0x01000000)
150 1.1 rkujawa #define KERNEL_VM_SIZE 0x10000000
151 1.1 rkujawa
152 1.1 rkujawa /* Prototypes */
153 1.3 kiyohara extern int armadaxp_l2_init(bus_addr_t);
154 1.1 rkujawa extern void armadaxp_io_coherency_init(void);
155 1.1 rkujawa
156 1.1 rkujawa void consinit(void);
157 1.1 rkujawa #ifdef KGDB
158 1.1 rkujawa static void kgdb_port_init(void);
159 1.1 rkujawa #endif
160 1.1 rkujawa
161 1.1 rkujawa static void axp_device_register(device_t dev, void *aux);
162 1.1 rkujawa
163 1.1 rkujawa static void
164 1.1 rkujawa axp_system_reset(void)
165 1.1 rkujawa {
166 1.1 rkujawa cpu_reset_address = 0;
167 1.1 rkujawa
168 1.1 rkujawa /* Unmask soft reset */
169 1.1 rkujawa write_miscreg(MVSOC_MLMB_RSTOUTNMASKR,
170 1.1 rkujawa MVSOC_MLMB_RSTOUTNMASKR_SOFTRSTOUTEN);
171 1.1 rkujawa /* Assert soft reset */
172 1.1 rkujawa write_miscreg(MVSOC_MLMB_SSRR, MVSOC_MLMB_SSRR_SYSTEMSOFTRST);
173 1.1 rkujawa
174 1.1 rkujawa while (1);
175 1.1 rkujawa }
176 1.1 rkujawa
177 1.1 rkujawa /*
178 1.1 rkujawa * Static device mappings. These peripheral registers are mapped at
179 1.1 rkujawa * fixed virtual addresses very early in initarm() so that we can use
180 1.1 rkujawa * them while booting the kernel, and stay at the same address
181 1.1 rkujawa * throughout whole kernel's life time.
182 1.1 rkujawa *
183 1.1 rkujawa * We use this table twice; once with bootstrap page table, and once
184 1.1 rkujawa * with kernel's page table which we build up in initarm().
185 1.1 rkujawa *
186 1.1 rkujawa * Since we map these registers into the bootstrap page table using
187 1.1 rkujawa * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
188 1.1 rkujawa * registers segment-aligned and segment-rounded in order to avoid
189 1.1 rkujawa * using the 2nd page tables.
190 1.1 rkujawa */
191 1.1 rkujawa
192 1.1 rkujawa #define _A(a) ((a) & ~L1_S_OFFSET)
193 1.1 rkujawa #define _S(s) (((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
194 1.1 rkujawa
195 1.1 rkujawa static const struct pmap_devmap devmap[] = {
196 1.1 rkujawa {
197 1.1 rkujawa /* Internal registers */
198 1.1 rkujawa .pd_va = _A(MARVELL_INTERREGS_VBASE),
199 1.1 rkujawa .pd_pa = _A(MARVELL_INTERREGS_PBASE),
200 1.1 rkujawa .pd_size = _S(MARVELL_INTERREGS_SIZE),
201 1.1 rkujawa .pd_prot = VM_PROT_READ|VM_PROT_WRITE,
202 1.1 rkujawa .pd_cache = PTE_NOCACHE
203 1.1 rkujawa },
204 1.1 rkujawa {0, 0, 0, 0, 0}
205 1.1 rkujawa };
206 1.1 rkujawa
207 1.1 rkujawa #undef _A
208 1.1 rkujawa #undef _S
209 1.1 rkujawa
210 1.1 rkujawa static inline
211 1.1 rkujawa pd_entry_t *
212 1.1 rkujawa read_ttb(void)
213 1.1 rkujawa {
214 1.1 rkujawa long ttb;
215 1.1 rkujawa
216 1.1 rkujawa __asm volatile("mrc p15, 0, %0, c2, c0, 0" : "=r" (ttb));
217 1.1 rkujawa
218 1.1 rkujawa return (pd_entry_t *)(ttb & ~((1<<14)-1));
219 1.1 rkujawa }
220 1.1 rkujawa
221 1.1 rkujawa static int
222 1.1 rkujawa axp_pcie_free_win(void)
223 1.1 rkujawa {
224 1.1 rkujawa int i;
225 1.1 rkujawa /* Find first disabled window */
226 1.1 rkujawa for (i = 0; i < ARMADAXP_MLMB_NWINDOW; i++) {
227 1.1 rkujawa if ((read_mlmbreg(MVSOC_MLMB_WCR(i)) &
228 1.1 rkujawa MVSOC_MLMB_WCR_WINEN) == 0) {
229 1.1 rkujawa return i;
230 1.1 rkujawa }
231 1.1 rkujawa }
232 1.1 rkujawa /* If there is no free window, return erroneous value */
233 1.1 rkujawa return (-1);
234 1.1 rkujawa }
235 1.1 rkujawa
236 1.1 rkujawa static void
237 1.1 rkujawa reset_axp_pcie_win(void)
238 1.1 rkujawa {
239 1.1 rkujawa uint32_t target, attr;
240 1.1 rkujawa int memtag = 0, iotag = 0, window, i;
241 1.1 rkujawa uint32_t membase;
242 1.1 rkujawa uint32_t iobase;
243 1.1 rkujawa uint32_t tags[] = { ARMADAXP_TAG_PEX00_MEM, ARMADAXP_TAG_PEX00_IO,
244 1.1 rkujawa ARMADAXP_TAG_PEX01_MEM, ARMADAXP_TAG_PEX01_IO,
245 1.1 rkujawa ARMADAXP_TAG_PEX02_MEM, ARMADAXP_TAG_PEX02_IO,
246 1.1 rkujawa ARMADAXP_TAG_PEX03_MEM, ARMADAXP_TAG_PEX03_IO,
247 1.1 rkujawa ARMADAXP_TAG_PEX2_MEM, ARMADAXP_TAG_PEX2_IO,
248 1.1 rkujawa ARMADAXP_TAG_PEX3_MEM, ARMADAXP_TAG_PEX3_IO};
249 1.1 rkujawa
250 1.1 rkujawa nwindow = ARMADAXP_MLMB_NWINDOW;
251 1.1 rkujawa nremap = ARMADAXP_MLMB_NREMAP;
252 1.1 rkujawa membase = MARVELL_PEXMEM_PBASE;
253 1.1 rkujawa iobase = MARVELL_PEXIO_PBASE;
254 1.1 rkujawa for (i = 0; i < __arraycount(tags) / 2; i++) {
255 1.1 rkujawa memtag = tags[2 * i];
256 1.1 rkujawa iotag = tags[(2 * i) + 1];
257 1.1 rkujawa
258 1.1 rkujawa /* Reset PCI-Express space to window register. */
259 1.1 rkujawa window = mvsoc_target(memtag, &target, &attr, NULL, NULL);
260 1.1 rkujawa
261 1.1 rkujawa /* Find free window if we've got spurious one */
262 1.1 rkujawa if (window >= nwindow) {
263 1.1 rkujawa window = axp_pcie_free_win();
264 1.1 rkujawa /* Just break if there is no free windows left */
265 1.1 rkujawa if (window < 0) {
266 1.1 rkujawa aprint_error(": no free windows for PEX MEM\n");
267 1.1 rkujawa break;
268 1.1 rkujawa }
269 1.1 rkujawa }
270 1.1 rkujawa write_mlmbreg(MVSOC_MLMB_WCR(window),
271 1.1 rkujawa MVSOC_MLMB_WCR_WINEN |
272 1.1 rkujawa MVSOC_MLMB_WCR_TARGET(target) |
273 1.1 rkujawa MVSOC_MLMB_WCR_ATTR(attr) |
274 1.1 rkujawa MVSOC_MLMB_WCR_SIZE(MARVELL_PEXMEM_SIZE));
275 1.1 rkujawa write_mlmbreg(MVSOC_MLMB_WBR(window),
276 1.1 rkujawa membase & MVSOC_MLMB_WBR_BASE_MASK);
277 1.1 rkujawa #ifdef PCI_NETBSD_CONFIGURE
278 1.1 rkujawa if (window < nremap) {
279 1.1 rkujawa write_mlmbreg(MVSOC_MLMB_WRLR(window),
280 1.1 rkujawa membase & MVSOC_MLMB_WRLR_REMAP_MASK);
281 1.1 rkujawa write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
282 1.1 rkujawa }
283 1.1 rkujawa #endif
284 1.1 rkujawa window = mvsoc_target(iotag, &target, &attr, NULL, NULL);
285 1.1 rkujawa
286 1.1 rkujawa /* Find free window if we've got spurious one */
287 1.1 rkujawa if (window >= nwindow) {
288 1.1 rkujawa window = axp_pcie_free_win();
289 1.1 rkujawa /* Just break if there is no free windows left */
290 1.1 rkujawa if (window < 0) {
291 1.1 rkujawa aprint_error(": no free windows for PEX I/O\n");
292 1.1 rkujawa break;
293 1.1 rkujawa }
294 1.1 rkujawa }
295 1.1 rkujawa write_mlmbreg(MVSOC_MLMB_WCR(window),
296 1.1 rkujawa MVSOC_MLMB_WCR_WINEN |
297 1.1 rkujawa MVSOC_MLMB_WCR_TARGET(target) |
298 1.1 rkujawa MVSOC_MLMB_WCR_ATTR(attr) |
299 1.1 rkujawa MVSOC_MLMB_WCR_SIZE(MARVELL_PEXIO_SIZE));
300 1.1 rkujawa write_mlmbreg(MVSOC_MLMB_WBR(window),
301 1.1 rkujawa iobase & MVSOC_MLMB_WBR_BASE_MASK);
302 1.1 rkujawa #ifdef PCI_NETBSD_CONFIGURE
303 1.1 rkujawa if (window < nremap) {
304 1.1 rkujawa write_mlmbreg(MVSOC_MLMB_WRLR(window),
305 1.1 rkujawa iobase & MVSOC_MLMB_WRLR_REMAP_MASK);
306 1.1 rkujawa write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
307 1.1 rkujawa }
308 1.1 rkujawa #endif
309 1.1 rkujawa membase += MARVELL_PEXMEM_SIZE;
310 1.1 rkujawa iobase += MARVELL_PEXIO_SIZE;
311 1.1 rkujawa }
312 1.1 rkujawa }
313 1.1 rkujawa
314 1.1 rkujawa /*
315 1.1 rkujawa * u_int initarm(...)
316 1.1 rkujawa *
317 1.1 rkujawa * Initial entry point on startup. This gets called before main() is
318 1.1 rkujawa * entered.
319 1.1 rkujawa * It should be responsible for setting up everything that must be
320 1.1 rkujawa * in place when main is called.
321 1.1 rkujawa * This includes
322 1.1 rkujawa * Taking a copy of the boot configuration structure.
323 1.1 rkujawa * Initialising the physical console so characters can be printed.
324 1.1 rkujawa * Setting up page tables for the kernel
325 1.1 rkujawa * Relocating the kernel to the bottom of physical memory
326 1.1 rkujawa */
327 1.1 rkujawa u_int
328 1.1 rkujawa initarm(void *arg)
329 1.1 rkujawa {
330 1.1 rkujawa cpu_reset_address = axp_system_reset;
331 1.1 rkujawa
332 1.1 rkujawa mvsoc_bootstrap(MARVELL_INTERREGS_VBASE);
333 1.1 rkujawa
334 1.1 rkujawa /* Set CPU functions */
335 1.1 rkujawa if (set_cpufuncs())
336 1.1 rkujawa panic("cpu not recognized!");
337 1.1 rkujawa
338 1.1 rkujawa /*
339 1.1 rkujawa * Map devices into the initial page table
340 1.1 rkujawa * in order to use early console during initialization process.
341 1.1 rkujawa * consinit is going to use this mapping.
342 1.1 rkujawa */
343 1.1 rkujawa pmap_devmap_bootstrap((vaddr_t)read_ttb(), devmap);
344 1.1 rkujawa
345 1.1 rkujawa /* Initialize system console */
346 1.1 rkujawa consinit();
347 1.1 rkujawa
348 1.1 rkujawa /* Reset PCI-Express space to window register. */
349 1.1 rkujawa reset_axp_pcie_win();
350 1.1 rkujawa
351 1.1 rkujawa /* Get CPU, system and timebase frequencies */
352 1.1 rkujawa armadaxp_getclks();
353 1.1 rkujawa
354 1.1 rkujawa /* Preconfigure interrupts */
355 1.3 kiyohara armadaxp_intr_bootstrap(MARVELL_INTERREGS_PBASE);
356 1.1 rkujawa
357 1.1 rkujawa #ifdef L2CACHE_ENABLE
358 1.1 rkujawa /* Initialize L2 Cache */
359 1.3 kiyohara (void)armadaxp_l2_init(MARVELL_INTERREGS_PBASE);
360 1.1 rkujawa #endif
361 1.1 rkujawa
362 1.1 rkujawa #ifdef AURORA_IO_CACHE_COHERENCY
363 1.1 rkujawa /* Initialize cache coherency */
364 1.1 rkujawa armadaxp_io_coherency_init();
365 1.1 rkujawa #endif
366 1.1 rkujawa
367 1.1 rkujawa #ifdef KGDB
368 1.1 rkujawa kgdb_port_init();
369 1.1 rkujawa #endif
370 1.1 rkujawa
371 1.1 rkujawa #ifdef VERBOSE_INIT_ARM
372 1.1 rkujawa /* Talk to the user */
373 1.1 rkujawa #define BDSTR(s) _BDSTR(s)
374 1.1 rkujawa #define _BDSTR(s) #s
375 1.1 rkujawa printf("\nNetBSD/evbarm (" BDSTR(EVBARM_BOARDTYPE) ") booting ...\n");
376 1.1 rkujawa #endif
377 1.1 rkujawa
378 1.1 rkujawa
379 1.1 rkujawa #ifdef VERBOSE_INIT_ARM
380 1.1 rkujawa printf("initarm: Configuring system ...\n");
381 1.1 rkujawa #endif
382 1.1 rkujawa /* Fake bootconfig structure for the benefit of pmap.c. */
383 1.1 rkujawa bootconfig.dramblocks = 1;
384 1.1 rkujawa bootconfig.dram[0].address = MEMSTART;
385 1.1 rkujawa bootconfig.dram[0].pages = MEMSIZE / PAGE_SIZE;
386 1.1 rkujawa
387 1.1 rkujawa physical_start = bootconfig.dram[0].address;
388 1.1 rkujawa physical_end = physical_start + (bootconfig.dram[0].pages * PAGE_SIZE);
389 1.1 rkujawa
390 1.1 rkujawa arm32_bootmem_init(0, physical_end, (uintptr_t) KERNEL_BASE_phys);
391 1.1 rkujawa arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_LOW, 0,
392 1.1 rkujawa devmap, false);
393 1.1 rkujawa
394 1.1 rkujawa /* we've a specific device_register routine */
395 1.1 rkujawa evbarm_device_register = axp_device_register;
396 1.1 rkujawa
397 1.1 rkujawa return initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE, NULL, 0);
398 1.1 rkujawa }
399 1.1 rkujawa
400 1.1 rkujawa #ifndef CONSADDR
401 1.1 rkujawa #error Specify the address of the UART with the CONSADDR option.
402 1.1 rkujawa #endif
403 1.1 rkujawa #ifndef CONSPEED
404 1.1 rkujawa #define CONSPEED B115200
405 1.1 rkujawa #endif
406 1.1 rkujawa #ifndef CONMODE
407 1.1 rkujawa #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
408 1.1 rkujawa #endif
409 1.1 rkujawa #ifndef CONSFREQ
410 1.1 rkujawa #define CONSFREQ 250000000
411 1.1 rkujawa #endif
412 1.1 rkujawa static const int comcnspeed = CONSPEED;
413 1.1 rkujawa static const int comcnfreq = CONSFREQ;
414 1.1 rkujawa static const tcflag_t comcnmode = CONMODE;
415 1.1 rkujawa static const bus_addr_t comcnaddr = (bus_addr_t)CONSADDR;
416 1.1 rkujawa
417 1.1 rkujawa void
418 1.1 rkujawa consinit(void)
419 1.1 rkujawa {
420 1.1 rkujawa static bool consinit_called = false;
421 1.1 rkujawa
422 1.1 rkujawa if (consinit_called)
423 1.1 rkujawa return;
424 1.1 rkujawa consinit_called = true;
425 1.1 rkujawa
426 1.1 rkujawa #if NCOM > 0
427 1.1 rkujawa extern int mvuart_cnattach(bus_space_tag_t, bus_addr_t, int,
428 1.1 rkujawa uint32_t, int);
429 1.1 rkujawa
430 1.1 rkujawa if (mvuart_cnattach(&mvsoc_bs_tag, comcnaddr, comcnspeed,
431 1.1 rkujawa comcnfreq, comcnmode))
432 1.1 rkujawa panic("Serial console can not be initialized.");
433 1.1 rkujawa #endif
434 1.1 rkujawa }
435 1.1 rkujawa
436 1.1 rkujawa #ifdef KGDB
437 1.1 rkujawa #ifndef KGDB_DEVADDR
438 1.1 rkujawa #error Specify the address of the kgdb UART with the KGDB_DEVADDR option.
439 1.1 rkujawa #endif
440 1.1 rkujawa #ifndef KGDB_DEVRATE
441 1.1 rkujawa #define KGDB_DEVRATE B115200
442 1.1 rkujawa #endif
443 1.1 rkujawa #define MVUART_SIZE 0x20
444 1.1 rkujawa
445 1.1 rkujawa #ifndef KGDB_DEVMODE
446 1.1 rkujawa #define KGDB_DEVMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
447 1.1 rkujawa #endif
448 1.1 rkujawa static const vaddr_t comkgdbaddr = KGDB_DEVADDR;
449 1.1 rkujawa static const int comkgdbspeed = KGDB_DEVRATE;
450 1.1 rkujawa static const int comkgdbmode = KGDB_DEVMODE;
451 1.1 rkujawa
452 1.1 rkujawa void
453 1.1 rkujawa static kgdb_port_init(void)
454 1.1 rkujawa {
455 1.1 rkujawa static int kgdbsinit_called = 0;
456 1.1 rkujawa
457 1.1 rkujawa if (kgdbsinit_called != 0)
458 1.1 rkujawa return;
459 1.1 rkujawa kgdbsinit_called = 1;
460 1.1 rkujawa
461 1.1 rkujawa if (com_kgdb_attach(&mvsoc_bs_tag, comkgdbaddr, comkgdbspeed,
462 1.1 rkujawa MVUART_SIZE, COM_TYPE_16550_NOERS, comkgdbmode))
463 1.1 rkujawa panic("KGDB uart can not be initialized.");
464 1.1 rkujawa }
465 1.1 rkujawa #endif
466 1.1 rkujawa
467 1.1 rkujawa #if NMVPEX > 0
468 1.1 rkujawa static void
469 1.1 rkujawa marvell_startend_by_tag(int tag, uint64_t *start, uint64_t *end)
470 1.1 rkujawa {
471 1.1 rkujawa
472 1.1 rkujawa uint32_t base, size;
473 1.1 rkujawa int win;
474 1.1 rkujawa
475 1.1 rkujawa win = mvsoc_target(tag, NULL, NULL, &base, &size);
476 1.1 rkujawa if (size != 0) {
477 1.1 rkujawa if (win < nremap)
478 1.1 rkujawa *start = read_mlmbreg(MVSOC_MLMB_WRLR(win)) |
479 1.1 rkujawa ((read_mlmbreg(MVSOC_MLMB_WRHR(win)) << 16) << 16);
480 1.1 rkujawa else
481 1.1 rkujawa *start = base;
482 1.1 rkujawa *end = *start + size - 1;
483 1.1 rkujawa } else
484 1.1 rkujawa *start = *end = 0;
485 1.1 rkujawa }
486 1.1 rkujawa #endif
487 1.1 rkujawa
488 1.1 rkujawa static void
489 1.1 rkujawa axp_device_register(device_t dev, void *aux)
490 1.1 rkujawa {
491 1.1 rkujawa prop_dictionary_t dict = device_properties(dev);
492 1.1 rkujawa
493 1.1 rkujawa #if NCOM > 0
494 1.1 rkujawa if (device_is_a(dev, "com") &&
495 1.1 rkujawa device_is_a(device_parent(dev), "mvsoc"))
496 1.1 rkujawa prop_dictionary_set_uint32(dict, "frequency", mvTclk);
497 1.1 rkujawa #endif
498 1.1 rkujawa
499 1.1 rkujawa #if NMVPEX > 0
500 1.1 rkujawa extern struct bus_space
501 1.1 rkujawa armadaxp_pex00_io_bs_tag, armadaxp_pex00_mem_bs_tag,
502 1.1 rkujawa armadaxp_pex01_io_bs_tag, armadaxp_pex01_mem_bs_tag,
503 1.1 rkujawa armadaxp_pex02_io_bs_tag, armadaxp_pex02_mem_bs_tag,
504 1.1 rkujawa armadaxp_pex03_io_bs_tag, armadaxp_pex03_mem_bs_tag,
505 1.1 rkujawa armadaxp_pex2_io_bs_tag, armadaxp_pex2_mem_bs_tag,
506 1.1 rkujawa armadaxp_pex3_io_bs_tag, armadaxp_pex3_mem_bs_tag;
507 1.1 rkujawa extern struct arm32_pci_chipset arm32_mvpex0_chipset,
508 1.1 rkujawa arm32_mvpex1_chipset, arm32_mvpex2_chipset,
509 1.1 rkujawa arm32_mvpex3_chipset, arm32_mvpex4_chipset,
510 1.1 rkujawa arm32_mvpex5_chipset;
511 1.1 rkujawa
512 1.1 rkujawa struct marvell_attach_args *mva = aux;
513 1.1 rkujawa
514 1.1 rkujawa if (device_is_a(dev, "mvpex")) {
515 1.1 rkujawa struct bus_space *mvpex_io_bs_tag, *mvpex_mem_bs_tag;
516 1.1 rkujawa struct arm32_pci_chipset *arm32_mvpex_chipset;
517 1.1 rkujawa prop_data_t io_bs_tag, mem_bs_tag, pc;
518 1.1 rkujawa uint64_t start, end;
519 1.1 rkujawa int iotag, memtag;
520 1.1 rkujawa
521 1.1 rkujawa if (mva->mva_offset == MVSOC_PEX_BASE) {
522 1.1 rkujawa mvpex_io_bs_tag = &armadaxp_pex00_io_bs_tag;
523 1.1 rkujawa mvpex_mem_bs_tag = &armadaxp_pex00_mem_bs_tag;
524 1.1 rkujawa arm32_mvpex_chipset = &arm32_mvpex0_chipset;
525 1.1 rkujawa iotag = ARMADAXP_TAG_PEX00_IO;
526 1.1 rkujawa memtag = ARMADAXP_TAG_PEX00_MEM;
527 1.1 rkujawa } else if (mva->mva_offset == MVSOC_PEX_BASE + 0x4000) {
528 1.1 rkujawa mvpex_io_bs_tag = &armadaxp_pex01_io_bs_tag;
529 1.1 rkujawa mvpex_mem_bs_tag = &armadaxp_pex01_mem_bs_tag;
530 1.1 rkujawa arm32_mvpex_chipset = &arm32_mvpex1_chipset;
531 1.1 rkujawa iotag = ARMADAXP_TAG_PEX01_IO;
532 1.1 rkujawa memtag = ARMADAXP_TAG_PEX01_MEM;
533 1.1 rkujawa } else if (mva->mva_offset == MVSOC_PEX_BASE + 0x8000) {
534 1.1 rkujawa mvpex_io_bs_tag = &armadaxp_pex02_io_bs_tag;
535 1.1 rkujawa mvpex_mem_bs_tag = &armadaxp_pex02_mem_bs_tag;
536 1.1 rkujawa arm32_mvpex_chipset = &arm32_mvpex2_chipset;
537 1.1 rkujawa iotag = ARMADAXP_TAG_PEX02_IO;
538 1.1 rkujawa memtag = ARMADAXP_TAG_PEX02_MEM;
539 1.1 rkujawa } else if (mva->mva_offset == MVSOC_PEX_BASE + 0xc000) {
540 1.1 rkujawa mvpex_io_bs_tag = &armadaxp_pex03_io_bs_tag;
541 1.1 rkujawa mvpex_mem_bs_tag = &armadaxp_pex03_mem_bs_tag;
542 1.1 rkujawa arm32_mvpex_chipset = &arm32_mvpex3_chipset;
543 1.1 rkujawa iotag = ARMADAXP_TAG_PEX03_IO;
544 1.1 rkujawa memtag = ARMADAXP_TAG_PEX03_MEM;
545 1.1 rkujawa } else if (mva->mva_offset == MVSOC_PEX_BASE + 0x2000) {
546 1.1 rkujawa mvpex_io_bs_tag = &armadaxp_pex2_io_bs_tag;
547 1.1 rkujawa mvpex_mem_bs_tag = &armadaxp_pex2_mem_bs_tag;
548 1.1 rkujawa arm32_mvpex_chipset = &arm32_mvpex4_chipset;
549 1.1 rkujawa iotag = ARMADAXP_TAG_PEX2_IO;
550 1.1 rkujawa memtag = ARMADAXP_TAG_PEX2_MEM;
551 1.1 rkujawa } else {
552 1.1 rkujawa mvpex_io_bs_tag = &armadaxp_pex3_io_bs_tag;
553 1.1 rkujawa mvpex_mem_bs_tag = &armadaxp_pex3_mem_bs_tag;
554 1.1 rkujawa arm32_mvpex_chipset = &arm32_mvpex5_chipset;
555 1.1 rkujawa iotag = ARMADAXP_TAG_PEX3_IO;
556 1.1 rkujawa memtag = ARMADAXP_TAG_PEX3_MEM;
557 1.1 rkujawa }
558 1.1 rkujawa
559 1.1 rkujawa arm32_mvpex_chipset->pc_conf_v = device_private(dev);
560 1.1 rkujawa arm32_mvpex_chipset->pc_intr_v = device_private(dev);
561 1.1 rkujawa
562 1.1 rkujawa io_bs_tag = prop_data_create_data_nocopy(
563 1.1 rkujawa mvpex_io_bs_tag, sizeof(struct bus_space));
564 1.1 rkujawa KASSERT(io_bs_tag != NULL);
565 1.1 rkujawa prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
566 1.1 rkujawa prop_object_release(io_bs_tag);
567 1.1 rkujawa mem_bs_tag = prop_data_create_data_nocopy(
568 1.1 rkujawa mvpex_mem_bs_tag, sizeof(struct bus_space));
569 1.1 rkujawa KASSERT(mem_bs_tag != NULL);
570 1.1 rkujawa prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
571 1.1 rkujawa prop_object_release(mem_bs_tag);
572 1.1 rkujawa
573 1.1 rkujawa pc = prop_data_create_data_nocopy(arm32_mvpex_chipset,
574 1.1 rkujawa sizeof(struct arm32_pci_chipset));
575 1.1 rkujawa KASSERT(pc != NULL);
576 1.1 rkujawa prop_dictionary_set(dict, "pci-chipset", pc);
577 1.1 rkujawa prop_object_release(pc);
578 1.1 rkujawa
579 1.1 rkujawa marvell_startend_by_tag(iotag, &start, &end);
580 1.1 rkujawa prop_dictionary_set_uint64(dict, "iostart", start);
581 1.1 rkujawa prop_dictionary_set_uint64(dict, "ioend", end);
582 1.1 rkujawa marvell_startend_by_tag(memtag, &start, &end);
583 1.1 rkujawa prop_dictionary_set_uint64(dict, "memstart", start);
584 1.1 rkujawa prop_dictionary_set_uint64(dict, "memend", end);
585 1.1 rkujawa prop_dictionary_set_uint32(dict,
586 1.1 rkujawa "cache-line-size", arm_dcache_align);
587 1.1 rkujawa }
588 1.1 rkujawa #endif
589 1.1 rkujawa }
590