Home | History | Annotate | Line # | Download | only in armadillo
armadillo9_start.S revision 1.1.6.1
      1  1.1.6.1      yamt /*	$NetBSD: armadillo9_start.S,v 1.1.6.1 2006/02/18 15:38:32 yamt Exp $ */
      2      1.1  hamajima 
      3      1.1  hamajima /*
      4      1.1  hamajima  * Copyright (c) 2003
      5      1.1  hamajima  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      6      1.1  hamajima  * All rights reserved.
      7      1.1  hamajima  *
      8      1.1  hamajima  * Redistribution and use in source and binary forms, with or without
      9      1.1  hamajima  * modification, are permitted provided that the following conditions
     10      1.1  hamajima  * are met:
     11      1.1  hamajima  * 1. Redistributions of source code must retain the above copyright
     12      1.1  hamajima  *    notice, this list of conditions and the following disclaimer.
     13      1.1  hamajima  * 2. Redistributions in binary form must reproduce the above copyright
     14      1.1  hamajima  *    notice, this list of conditions and the following disclaimer in the
     15      1.1  hamajima  *    documentation and/or other materials provided with the distribution.
     16      1.1  hamajima  * 3. All advertising materials mentioning features or use of this software
     17      1.1  hamajima  *    must display the following acknowledgement:
     18      1.1  hamajima  *	This product includes software developed by Ichiro FUKUHARA.
     19      1.1  hamajima  * 4. The name of the company nor the name of the author may be used to
     20      1.1  hamajima  *    endorse or promote products derived from this software without specific
     21      1.1  hamajima  *    prior written permission.
     22      1.1  hamajima  *
     23      1.1  hamajima  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     24      1.1  hamajima  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25      1.1  hamajima  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26      1.1  hamajima  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     27      1.1  hamajima  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28      1.1  hamajima  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29      1.1  hamajima  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30      1.1  hamajima  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31      1.1  hamajima  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32      1.1  hamajima  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33      1.1  hamajima  * SUCH DAMAGE.
     34      1.1  hamajima  */
     35  1.1.6.1      yamt 
     36      1.1  hamajima #include <machine/asm.h>
     37      1.1  hamajima #include <arm/armreg.h>
     38      1.1  hamajima #include <arm/arm32/pte.h>
     39  1.1.6.1      yamt #include "epcom.h"
     40      1.1  hamajima 
     41      1.1  hamajima 	.section .start,"ax",%progbits
     42      1.1  hamajima 
     43      1.1  hamajima 	.global	_C_LABEL(armadillo9_start)
     44      1.1  hamajima _C_LABEL(armadillo9_start):
     45      1.1  hamajima 
     46      1.1  hamajima 	/* make sure svc mode and all fiqs&irqs disabled */
     47      1.1  hamajima 	mov	r0, #(PSR_SVC32_MODE | I32_bit | F32_bit)
     48      1.1  hamajima 	msr	cpsr_c, r0
     49      1.1  hamajima 
     50      1.1  hamajima 	/*
     51      1.1  hamajima 	 * We will go ahead and disable the MMU here so that we don't
     52      1.1  hamajima 	 * have to worry about flushing caches, etc.
     53      1.1  hamajima 	 *
     54      1.1  hamajima 	 * Note that we may not currently be running VA==PA, which means
     55      1.1  hamajima 	 * we'll need to leap to the next insn after disabing the MMU.
     56      1.1  hamajima 	 */
     57      1.1  hamajima 	adr	r8, Lunmapped
     58      1.1  hamajima 	bic	r8, r8, #0xff000000	/* clear upper 8 bits */
     59      1.1  hamajima 	orr	r8, r8, #0xc0000000	/* OR in physical base address */
     60      1.1  hamajima 
     61      1.1  hamajima 	/*
     62      1.1  hamajima 	 * Setup coprocessor 15.
     63      1.1  hamajima 	 */
     64      1.1  hamajima 	mrc	p15, 0, r2, c1, c0, 0
     65      1.1  hamajima 	bic	r2, r2, #CPU_CONTROL_MMU_ENABLE
     66      1.1  hamajima 	bic	r2, r2, #CPU_CONTROL_DC_ENABLE
     67      1.1  hamajima 	bic	r2, r2, #CPU_CONTROL_IC_ENABLE
     68      1.1  hamajima 	mcr	p15, 0, r2, c1, c0, 0
     69      1.1  hamajima 
     70      1.1  hamajima 	nop
     71      1.1  hamajima 	nop
     72      1.1  hamajima 	nop
     73      1.1  hamajima 	mov	pc, r8			/* Heave-ho! */
     74      1.1  hamajima 
     75      1.1  hamajima Lunmapped:
     76      1.1  hamajima 	/* set temporary stack pointer */
     77  1.1.6.1      yamt 	ldr	sp, Ltable
     78      1.1  hamajima 
     79      1.1  hamajima #ifdef VERBOSE_INIT_ARM
     80  1.1.6.1      yamt 	/* initialize UART */
     81  1.1.6.1      yamt 	bl	init_UART
     82      1.1  hamajima #endif
     83  1.1.6.1      yamt 	/* copy bootparam */
     84  1.1.6.1      yamt 	bl	copy_bootparam
     85  1.1.6.1      yamt 
     86  1.1.6.1      yamt 	/* copy myself to virtual address */
     87  1.1.6.1      yamt 	bl	copy_myself
     88      1.1  hamajima 
     89      1.1  hamajima 	/*
     90      1.1  hamajima 	 * We want to construct a memory map that maps us
     91      1.1  hamajima 	 * VA==PA (SDRAM at 0xc0000000). We create these
     92      1.1  hamajima 	 * mappings uncached and unbuffered to be safe.
     93      1.1  hamajima 	 */
     94      1.1  hamajima 	/*
     95      1.1  hamajima 	 * Step 1: Map the entire address space VA==PA.
     96      1.1  hamajima 	 */
     97      1.1  hamajima 	adr	r4, Ltable
     98      1.1  hamajima 	ldr	r0, [r4]			/* r0 = &l1table */
     99      1.1  hamajima 	mov	r1, #(L1_TABLE_SIZE / 4)	/* 4096 entry */
    100      1.1  hamajima 	mov	r2, #(L1_S_SIZE)		/* 1MB / section */
    101      1.1  hamajima 	mov	r3, #(L1_S_AP(AP_KRW))		/* kernel read/write */
    102      1.1  hamajima 	orr	r3, r3, #(L1_TYPE_S)		/* L1 entry is section */
    103      1.1  hamajima 1:
    104      1.1  hamajima 	str	r3, [r0], #0x04
    105      1.1  hamajima 	add	r3, r3, r2
    106      1.1  hamajima 	subs	r1, r1, #1
    107      1.1  hamajima 	bgt	1b
    108      1.1  hamajima 
    109      1.1  hamajima 	/*
    110      1.1  hamajima 	 * Step 2: Map VA 0xf0000000->0xf00fffff to PA 0x80000000->0x800fffff.
    111      1.1  hamajima 	 */
    112      1.1  hamajima 	ldr	r0, [r4]
    113      1.1  hamajima 	add	r0, r0, #(0xf00 * 4)		/* offset to 0xf0000000 */
    114      1.1  hamajima 	mov	r3, #(L1_S_AP(AP_KRW))		/* kernel read/write */
    115      1.1  hamajima 	orr	r3, r3, #(L1_TYPE_S)		/* L1 entry is section */
    116      1.1  hamajima 	orr	r3, r3, #0x80000000
    117      1.1  hamajima 	str	r3, [r0], #4
    118      1.1  hamajima 
    119      1.1  hamajima 	/*
    120      1.1  hamajima 	 * Step 3: Map VA 0xf0100000->0xf02fffff to PA 0x80800000->0x809fffff.
    121      1.1  hamajima 	 */
    122      1.1  hamajima 	mov	r3, #(L1_S_AP(AP_KRW))		/* kernel read/write */
    123      1.1  hamajima 	orr	r3, r3, #(L1_TYPE_S)		/* L1 entry is section */
    124      1.1  hamajima 	orr	r3, r3, #0x80000000
    125      1.1  hamajima 	orr	r3, r3, #0x00800000
    126      1.1  hamajima 	str	r3, [r0], #0x4
    127      1.1  hamajima 	add	r3, r3, r2
    128      1.1  hamajima 	str	r3, [r0], #0x4
    129      1.1  hamajima 
    130      1.1  hamajima 	/* OK!  Page table is set up.  Give it to the CPU. */
    131      1.1  hamajima 	adr	r0, Ltable
    132      1.1  hamajima 	ldr	r0, [r0]
    133      1.1  hamajima 	mcr	p15, 0, r0, c2, c0, 0
    134      1.1  hamajima 
    135      1.1  hamajima 	/* Flush the old TLBs, just in case. */
    136      1.1  hamajima 	mcr	p15, 0, r0, c8, c7, 0
    137      1.1  hamajima 
    138      1.1  hamajima 	/* Set the Domain Access register.  Very important! */
    139      1.1  hamajima 	mov	r0, #1
    140      1.1  hamajima 	mcr	p15, 0, r0, c3, c0, 0
    141      1.1  hamajima 
    142      1.1  hamajima 	/* Get ready to jump to the "real" kernel entry point... */
    143      1.1  hamajima 	ldr	r1, Lstart
    144      1.1  hamajima 	mov	r1, r1			/* Make sure the load completes! */
    145      1.1  hamajima 
    146      1.1  hamajima 	/* OK, let's enable the MMU. */
    147      1.1  hamajima 	mrc	p15, 0, r2, c1, c0, 0
    148      1.1  hamajima 	orr	r2, r2, #CPU_CONTROL_MMU_ENABLE
    149      1.1  hamajima 	mcr	p15, 0, r2, c1, c0, 0
    150      1.1  hamajima 
    151      1.1  hamajima 	nop
    152      1.1  hamajima 	nop
    153      1.1  hamajima 	nop
    154      1.1  hamajima 
    155      1.1  hamajima 	/* CPWAIT sequence to make sure the MMU is on... */
    156      1.1  hamajima 	mrc	p15, 0, r2, c2, c0, 0	/* arbitrary read of CP15 */
    157      1.1  hamajima 	mov	r2, r2			/* force it to complete */
    158      1.1  hamajima 	mov	pc, r1			/* leap to kernel entry point! */
    159      1.1  hamajima 
    160  1.1.6.1      yamt #define BOOTPARAM_ADDRESS	0xc0000100
    161  1.1.6.1      yamt #define BOOTPARAM_SIZE		0x0f00
    162  1.1.6.1      yamt 
    163      1.1  hamajima Ltable:
    164      1.1  hamajima 	.word	armadillo9_start - L1_TABLE_SIZE
    165      1.1  hamajima Lstart:
    166      1.1  hamajima 	.word	start
    167      1.1  hamajima 
    168      1.1  hamajima Lsection:
    169      1.1  hamajima 	.word	.start
    170      1.1  hamajima 	.word	0xc0200000
    171      1.1  hamajima 	.word	__bss_start
    172      1.1  hamajima 
    173  1.1.6.1      yamt Lbootparam_address:
    174  1.1.6.1      yamt 	.word	BOOTPARAM_ADDRESS
    175  1.1.6.1      yamt 
    176  1.1.6.1      yamt copy_myself:
    177  1.1.6.1      yamt 	stmfd	sp!, {r0-r5, lr}
    178  1.1.6.1      yamt 	adr	r0, Lsection
    179  1.1.6.1      yamt 	ldmia	r0, {r1, r2, r4}	/* r1: kernel(load) start address */
    180  1.1.6.1      yamt 					/* r2: kernel(virtual) start address */
    181  1.1.6.1      yamt 					/* r3: kernel size */
    182  1.1.6.1      yamt 	sub	r3, r4, r2		/* r4: kernel(virtual) end address */
    183  1.1.6.1      yamt 	add	r5, r1, r3		/* r5: kernel(load) end address */
    184  1.1.6.1      yamt #ifdef VERBOSE_INIT_ARM
    185  1.1.6.1      yamt 	adr	r0, Lmsg1	/* "copy kernel from " */
    186  1.1.6.1      yamt 	bl	print_str
    187  1.1.6.1      yamt 	bl	print_r1
    188  1.1.6.1      yamt 	adr	r0, Lmsg2	/* " to " */
    189  1.1.6.1      yamt 	bl	print_str
    190  1.1.6.1      yamt 	bl	print_r2
    191  1.1.6.1      yamt 	adr	r0, Lmsg3	/* " size " */
    192  1.1.6.1      yamt 	bl	print_str
    193  1.1.6.1      yamt 	bl	print_r3
    194  1.1.6.1      yamt 	bl	print_cr
    195  1.1.6.1      yamt #endif
    196  1.1.6.1      yamt 1:
    197  1.1.6.1      yamt 	ldr	r0, [r5], #-4
    198  1.1.6.1      yamt 	str	r0, [r4], #-4
    199  1.1.6.1      yamt 	cmp	r5, r1
    200  1.1.6.1      yamt 	bge	1b
    201  1.1.6.1      yamt 	ldmfd	sp!, {r0-r5, pc}
    202  1.1.6.1      yamt 
    203  1.1.6.1      yamt copy_bootparam:
    204  1.1.6.1      yamt 	stmfd	sp!, {r0-r3, lr}
    205  1.1.6.1      yamt 	mov	r1, #BOOTPARAM_SIZE
    206  1.1.6.1      yamt 	ldr	r2, Lbootparam_address
    207  1.1.6.1      yamt 	adr	r3, _C_LABEL(bootparam)
    208  1.1.6.1      yamt #ifdef VERBOSE_INIT_ARM
    209  1.1.6.1      yamt 	adr	r0, Lmsg0	/* "copy bootparam from " */
    210  1.1.6.1      yamt 	bl	print_str
    211  1.1.6.1      yamt 	bl	print_r2
    212  1.1.6.1      yamt 	adr	r0, Lmsg2	/* " to " */
    213  1.1.6.1      yamt 	bl	print_str
    214  1.1.6.1      yamt 	bl	print_r3
    215  1.1.6.1      yamt 	adr	r0, Lmsg3	/* " size " */
    216  1.1.6.1      yamt 	bl	print_str
    217  1.1.6.1      yamt 	bl	print_r1
    218  1.1.6.1      yamt 	bl	print_cr
    219  1.1.6.1      yamt #endif
    220  1.1.6.1      yamt 1:
    221  1.1.6.1      yamt 	ldr	r0, [r2], #4
    222  1.1.6.1      yamt 	str	r0, [r3], #4
    223  1.1.6.1      yamt 	subs	r1, r1, #4
    224  1.1.6.1      yamt 	bne	1b
    225  1.1.6.1      yamt 	ldmfd	sp!, {r0-r3, pc}
    226  1.1.6.1      yamt 
    227      1.1  hamajima #ifdef VERBOSE_INIT_ARM
    228  1.1.6.1      yamt Lmsg0:
    229  1.1.6.1      yamt 	.asciz	"copy bootparam from "
    230  1.1.6.1      yamt 	.align 0
    231  1.1.6.1      yamt Lmsg1:
    232  1.1.6.1      yamt 	.asciz	"copy kernel from "
    233  1.1.6.1      yamt 	.align 0
    234  1.1.6.1      yamt Lmsg2:
    235  1.1.6.1      yamt 	.asciz	" to "
    236  1.1.6.1      yamt 	.align 0
    237  1.1.6.1      yamt Lmsg3:
    238  1.1.6.1      yamt 	.asciz	" size "
    239  1.1.6.1      yamt 	.align 0
    240  1.1.6.1      yamt 
    241  1.1.6.1      yamt #if NEPCOM > 0
    242  1.1.6.1      yamt #define EP93XX_APB_UART1	0x808c0000
    243  1.1.6.1      yamt #define EP93XX_APB_UART2	0x808d0000
    244  1.1.6.1      yamt 
    245  1.1.6.1      yamt #ifndef CONUNIT
    246  1.1.6.1      yamt #define	CONUNIT	0
    247  1.1.6.1      yamt #endif
    248  1.1.6.1      yamt 
    249  1.1.6.1      yamt Lcomaddr:
    250  1.1.6.1      yamt 	.word	EP93XX_APB_UART1
    251  1.1.6.1      yamt 	.word	EP93XX_APB_UART2
    252  1.1.6.1      yamt #endif
    253  1.1.6.1      yamt 
    254  1.1.6.1      yamt init_UART:
    255  1.1.6.1      yamt 	stmfd	sp!, {r4-r5, lr}
    256  1.1.6.1      yamt #if NEPCOM > 0
    257  1.1.6.1      yamt 	ldr	r4, Lcomaddr+(CONUNIT*4)
    258      1.1  hamajima 	ldr	r5, [r4, #0x08]
    259      1.1  hamajima 	orr	r5, r5, #0x10
    260      1.1  hamajima 	str	r5, [r4, #0x08]	/* enable FIFO */
    261      1.1  hamajima 	mov	r5, #0x01
    262      1.1  hamajima 	str	r5, [r4, #0x14]	/* disable interrupt */
    263  1.1.6.1      yamt #endif
    264  1.1.6.1      yamt 	ldmfd	sp!, {r4-r5, pc}
    265      1.1  hamajima 
    266  1.1.6.1      yamt print_char:	/* char = r0 */
    267  1.1.6.1      yamt 	stmfd	sp!, {r4-r5, lr}
    268  1.1.6.1      yamt #if NEPCOM > 0
    269  1.1.6.1      yamt 	ldr	r4, Lcomaddr+(CONUNIT*4)
    270      1.1  hamajima 1:
    271  1.1.6.1      yamt 	ldr	r5, [r4, #0x18]
    272  1.1.6.1      yamt 	tst	r5, #0x20	/* check TXFF */
    273      1.1  hamajima 	bne	1b
    274  1.1.6.1      yamt 	str	r0, [r4, #0x00]
    275  1.1.6.1      yamt #endif
    276  1.1.6.1      yamt 	ldmfd	sp!, {r4-r5, pc}
    277      1.1  hamajima 
    278      1.1  hamajima print_cr:
    279  1.1.6.1      yamt 	stmfd	sp!, {r0, lr}
    280  1.1.6.1      yamt #if NEPCOM > 0
    281  1.1.6.1      yamt 	mov	r0, #0x0d	/* cr */
    282  1.1.6.1      yamt 	bl	print_char
    283  1.1.6.1      yamt 	mov	r0, #0x0a	/* lf */
    284      1.1  hamajima 	bl	print_char
    285  1.1.6.1      yamt #endif
    286  1.1.6.1      yamt 	ldmfd	sp!, {r0, pc}
    287  1.1.6.1      yamt 
    288  1.1.6.1      yamt print_str:
    289  1.1.6.1      yamt 	stmfd	sp!, {r0, r4, lr}
    290  1.1.6.1      yamt #if NEPCOM > 0
    291  1.1.6.1      yamt 	mov	r4, r0
    292  1.1.6.1      yamt 1:
    293  1.1.6.1      yamt 	ldrb	r0, [r4], #1
    294  1.1.6.1      yamt 	cmp	r0, #0
    295  1.1.6.1      yamt 	beq	2f
    296      1.1  hamajima 	bl	print_char
    297  1.1.6.1      yamt 	b	1b
    298  1.1.6.1      yamt 2:
    299  1.1.6.1      yamt #endif
    300  1.1.6.1      yamt 	ldmfd	sp!, {r0, r4, pc}
    301      1.1  hamajima 
    302  1.1.6.1      yamt print_r3:
    303  1.1.6.1      yamt 	stmfd	sp!, {r0, r3-r6, lr}
    304  1.1.6.1      yamt #if NEPCOM > 0
    305      1.1  hamajima 	mov	r4, #28
    306  1.1.6.1      yamt 	mov	r5, #0xf
    307      1.1  hamajima 1:
    308  1.1.6.1      yamt 	and	r6, r5, r3, ROR r4
    309  1.1.6.1      yamt 	cmp	r6, #10
    310  1.1.6.1      yamt 	addlt	r0, r6, #'0'
    311  1.1.6.1      yamt 	addge	r0, r6, #('a' - 0x0a)
    312      1.1  hamajima 	bl	print_char
    313      1.1  hamajima 	subs	r4, r4, #4
    314      1.1  hamajima 	bge	1b
    315  1.1.6.1      yamt #endif
    316  1.1.6.1      yamt 	ldmfd	sp!, {r0, r3-r6, pc}
    317      1.1  hamajima 
    318      1.1  hamajima #define	print_register(reg)	 \
    319  1.1.6.1      yamt 	stmfd	sp!, {r3, lr}	;\
    320  1.1.6.1      yamt 	mov	r3, reg		;\
    321  1.1.6.1      yamt 	bl	print_r3	;\
    322  1.1.6.1      yamt 	ldmfd	sp!, {r3, pc}
    323  1.1.6.1      yamt 
    324  1.1.6.1      yamt print_r0:
    325  1.1.6.1      yamt 	print_register(r0)
    326      1.1  hamajima 
    327      1.1  hamajima print_r1:
    328      1.1  hamajima 	print_register(r1)
    329      1.1  hamajima 
    330      1.1  hamajima print_r2:
    331      1.1  hamajima 	print_register(r2)
    332      1.1  hamajima #endif
    333  1.1.6.1      yamt 
    334  1.1.6.1      yamt 	.global	_C_LABEL(bootparam)
    335  1.1.6.1      yamt _C_LABEL(bootparam):
    336  1.1.6.1      yamt 	.space	BOOTPARAM_SIZE
    337