bcm53xx_machdep.c revision 1.21 1 1.21 skrll /* $NetBSD: bcm53xx_machdep.c,v 1.21 2019/07/16 14:41:44 skrll Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2012 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Matt Thomas of 3am Software Foundry.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt *
19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
30 1.1 matt */
31 1.1 matt
32 1.1 matt #define CCA_PRIVATE
33 1.1 matt #define IDM_PRIVATE
34 1.1 matt
35 1.1 matt #include <sys/cdefs.h>
36 1.21 skrll __KERNEL_RCSID(0, "$NetBSD: bcm53xx_machdep.c,v 1.21 2019/07/16 14:41:44 skrll Exp $");
37 1.1 matt
38 1.11 skrll #include "opt_arm_debug.h"
39 1.16 skrll #include "opt_console.h"
40 1.1 matt #include "opt_evbarm_boardtype.h"
41 1.1 matt #include "opt_broadcom.h"
42 1.1 matt #include "opt_kgdb.h"
43 1.1 matt #include "com.h"
44 1.2 matt #include "pci.h"
45 1.1 matt #include "bcmrng_ccb.h"
46 1.1 matt
47 1.1 matt #include <sys/param.h>
48 1.1 matt #include <sys/bus.h>
49 1.1 matt #include <sys/atomic.h>
50 1.1 matt #include <sys/device.h>
51 1.1 matt #include <sys/kernel.h>
52 1.1 matt #include <sys/reboot.h>
53 1.1 matt #include <sys/termios.h>
54 1.1 matt
55 1.1 matt #include <dev/cons.h>
56 1.1 matt
57 1.1 matt #include <uvm/uvm_extern.h>
58 1.1 matt
59 1.1 matt #include <arm/db_machdep.h>
60 1.1 matt #include <arm/undefined.h>
61 1.1 matt #include <arm/arm32/machdep.h>
62 1.1 matt
63 1.1 matt #include <machine/autoconf.h>
64 1.1 matt #include <machine/bootconfig.h>
65 1.1 matt
66 1.1 matt #define CCA_PRIVATE
67 1.1 matt
68 1.1 matt #include <arm/cortex/scu_reg.h>
69 1.1 matt #include <arm/broadcom/bcm53xx_var.h>
70 1.1 matt
71 1.1 matt #include <evbarm/bcm53xx/platform.h>
72 1.1 matt
73 1.1 matt #if NCOM == 0
74 1.1 matt #error missing COM device for console
75 1.1 matt #endif
76 1.1 matt
77 1.1 matt #include <dev/ic/comreg.h>
78 1.1 matt #include <dev/ic/comvar.h>
79 1.1 matt
80 1.1 matt extern int _end[];
81 1.1 matt extern int KERNEL_BASE_phys[];
82 1.1 matt extern int KERNEL_BASE_virt[];
83 1.1 matt
84 1.1 matt BootConfig bootconfig;
85 1.1 matt static char bootargs[MAX_BOOT_STRING];
86 1.17 skrll char *boot_args = NULL;
87 1.1 matt
88 1.10 christos /* filled in before cleaning bss. keep in .data */
89 1.10 christos u_int uboot_args[4] __attribute__((__section__(".data")));
90 1.3 matt
91 1.1 matt static void bcm53xx_system_reset(void);
92 1.1 matt
93 1.1 matt #ifndef CONADDR
94 1.1 matt #define CONADDR (BCM53XX_IOREG_PBASE + CCA_UART0_BASE)
95 1.1 matt #endif
96 1.1 matt #ifndef CONSPEED
97 1.1 matt #define CONSPEED B115200
98 1.1 matt #endif
99 1.1 matt #ifndef CONMODE
100 1.1 matt #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
101 1.1 matt #endif
102 1.1 matt
103 1.20 skrll void bcm53xx_mpstart(void);
104 1.20 skrll void bcm53xx_platform_early_putchar(char);
105 1.20 skrll
106 1.1 matt #if (NCOM > 0)
107 1.1 matt static const bus_addr_t comcnaddr = (bus_addr_t)CONADDR;
108 1.1 matt
109 1.1 matt int comcnspeed = CONSPEED;
110 1.1 matt int comcnmode = CONMODE | CLOCAL;
111 1.1 matt #endif
112 1.1 matt
113 1.1 matt #ifdef KGDB
114 1.1 matt #include <sys/kgdb.h>
115 1.1 matt #endif
116 1.1 matt
117 1.18 skrll static void
118 1.18 skrll earlyconsputc(dev_t dev, int c)
119 1.18 skrll {
120 1.18 skrll uartputc(c);
121 1.18 skrll }
122 1.18 skrll
123 1.18 skrll static int
124 1.18 skrll earlyconsgetc(dev_t dev)
125 1.18 skrll {
126 1.19 skrll return 0;
127 1.18 skrll }
128 1.18 skrll
129 1.19 skrll static struct consdev earlycons = {
130 1.19 skrll .cn_putc = earlyconsputc,
131 1.19 skrll .cn_getc = earlyconsgetc,
132 1.19 skrll .cn_pollc = nullcnpollc,
133 1.19 skrll };
134 1.19 skrll
135 1.1 matt /*
136 1.1 matt * Static device mappings. These peripheral registers are mapped at
137 1.1 matt * fixed virtual addresses very early in initarm() so that we can use
138 1.1 matt * them while booting the kernel, and stay at the same address
139 1.1 matt * throughout whole kernel's life time.
140 1.1 matt *
141 1.1 matt * We use this table twice; once with bootstrap page table, and once
142 1.1 matt * with kernel's page table which we build up in initarm().
143 1.1 matt *
144 1.1 matt * Since we map these registers into the bootstrap page table using
145 1.1 matt * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
146 1.1 matt * registers segment-aligned and segment-rounded in order to avoid
147 1.1 matt * using the 2nd page tables.
148 1.1 matt */
149 1.1 matt
150 1.1 matt static const struct pmap_devmap devmap[] = {
151 1.1 matt {
152 1.2 matt KERNEL_IO_IOREG_VBASE,
153 1.1 matt BCM53XX_IOREG_PBASE, /* 0x18000000 */
154 1.1 matt BCM53XX_IOREG_SIZE, /* 2MB */
155 1.1 matt VM_PROT_READ|VM_PROT_WRITE,
156 1.1 matt PTE_NOCACHE,
157 1.1 matt },
158 1.1 matt {
159 1.2 matt KERNEL_IO_ARMCORE_VBASE,
160 1.1 matt BCM53XX_ARMCORE_PBASE, /* 0x19000000 */
161 1.2 matt BCM53XX_ARMCORE_SIZE, /* 1MB */
162 1.1 matt VM_PROT_READ|VM_PROT_WRITE,
163 1.1 matt PTE_NOCACHE,
164 1.1 matt },
165 1.20 skrll {
166 1.20 skrll KERNEL_IO_ROM_REGION_VBASE,
167 1.20 skrll BCM53XX_ROM_REGION_PBASE, /* 0xfff00000 */
168 1.20 skrll BCM53XX_ROM_REGION_SIZE, /* 1MB */
169 1.20 skrll VM_PROT_READ|VM_PROT_WRITE,
170 1.20 skrll PTE_NOCACHE,
171 1.20 skrll },
172 1.2 matt #if NPCI > 0
173 1.2 matt {
174 1.2 matt KERNEL_IO_PCIE0_OWIN_VBASE,
175 1.2 matt BCM53XX_PCIE0_OWIN_PBASE, /* 0x08000000 */
176 1.2 matt BCM53XX_PCIE0_OWIN_SIZE, /* 4MB */
177 1.2 matt VM_PROT_READ|VM_PROT_WRITE,
178 1.2 matt PTE_NOCACHE,
179 1.2 matt },
180 1.2 matt {
181 1.2 matt KERNEL_IO_PCIE1_OWIN_VBASE,
182 1.2 matt BCM53XX_PCIE1_OWIN_PBASE, /* 0x40000000 */
183 1.2 matt BCM53XX_PCIE1_OWIN_SIZE, /* 4MB */
184 1.2 matt VM_PROT_READ|VM_PROT_WRITE,
185 1.2 matt PTE_NOCACHE,
186 1.2 matt },
187 1.2 matt {
188 1.2 matt KERNEL_IO_PCIE2_OWIN_VBASE,
189 1.2 matt BCM53XX_PCIE2_OWIN_PBASE, /* 0x48000000 */
190 1.2 matt BCM53XX_PCIE2_OWIN_SIZE, /* 4MB */
191 1.2 matt VM_PROT_READ|VM_PROT_WRITE,
192 1.2 matt PTE_NOCACHE,
193 1.2 matt },
194 1.2 matt #endif /* NPCI > 0 */
195 1.1 matt { 0, 0, 0, 0, 0 }
196 1.1 matt };
197 1.1 matt
198 1.5 matt static const struct boot_physmem bp_first256 = {
199 1.5 matt .bp_start = 0x80000000 / NBPG,
200 1.5 matt .bp_pages = 0x10000000 / NBPG,
201 1.5 matt .bp_freelist = VM_FREELIST_ISADMA,
202 1.5 matt .bp_flags = 0,
203 1.5 matt };
204 1.5 matt
205 1.20 skrll #define BCM53xx_ROM_CPU_ENTRY 0xffff0400
206 1.20 skrll
207 1.20 skrll void
208 1.20 skrll bcm53xx_mpstart(void)
209 1.20 skrll {
210 1.20 skrll #ifdef MULTIPROCESSOR
211 1.20 skrll /*
212 1.20 skrll * Invalidate all SCU cache tags. That is, for all cores (0-3)
213 1.20 skrll */
214 1.20 skrll bus_space_write_4(bcm53xx_armcore_bst, bcm53xx_armcore_bsh,
215 1.20 skrll ARMCORE_SCU_BASE + SCU_INV_ALL_REG, 0xffff);
216 1.20 skrll
217 1.20 skrll uint32_t diagctl = bus_space_read_4(bcm53xx_armcore_bst,
218 1.20 skrll bcm53xx_armcore_bsh, ARMCORE_SCU_BASE + SCU_DIAG_CONTROL);
219 1.20 skrll diagctl |= SCU_DIAG_DISABLE_MIGBIT;
220 1.20 skrll bus_space_write_4(bcm53xx_armcore_bst, bcm53xx_armcore_bsh,
221 1.20 skrll ARMCORE_SCU_BASE + SCU_DIAG_CONTROL, diagctl);
222 1.20 skrll
223 1.20 skrll uint32_t scu_ctl = bus_space_read_4(bcm53xx_armcore_bst,
224 1.20 skrll bcm53xx_armcore_bsh, ARMCORE_SCU_BASE + SCU_CTL);
225 1.20 skrll scu_ctl |= SCU_CTL_SCU_ENA;
226 1.20 skrll bus_space_write_4(bcm53xx_armcore_bst, bcm53xx_armcore_bsh,
227 1.20 skrll ARMCORE_SCU_BASE + SCU_CTL, scu_ctl);
228 1.20 skrll
229 1.20 skrll armv7_dcache_wbinv_all();
230 1.20 skrll
231 1.20 skrll const paddr_t mpstart = KERN_VTOPHYS((vaddr_t)cpu_mpstart);
232 1.20 skrll bus_space_tag_t bcm53xx_rom_bst = &bcmgen_bs_tag;
233 1.20 skrll bus_space_handle_t bcm53xx_rom_entry_bsh;
234 1.20 skrll
235 1.20 skrll int error = bus_space_map(bcm53xx_rom_bst, BCM53xx_ROM_CPU_ENTRY,
236 1.20 skrll 4, 0, &bcm53xx_rom_entry_bsh);
237 1.20 skrll
238 1.20 skrll /*
239 1.20 skrll * Before we turn on the MMU, let's the other process out of the
240 1.20 skrll * SKU ROM but setting the magic LUT address to our own mp_start
241 1.20 skrll * routine.
242 1.20 skrll */
243 1.20 skrll bus_space_write_4(bcm53xx_rom_bst, bcm53xx_rom_entry_bsh, mpstart);
244 1.20 skrll
245 1.20 skrll arm_dsb();
246 1.20 skrll __asm __volatile("sev" ::: "memory");
247 1.20 skrll
248 1.20 skrll for (int loop = 0; loop < 16; loop++) {
249 1.20 skrll VPRINTF("%u hatched %#x\n", loop, arm_cpu_hatched);
250 1.20 skrll if (arm_cpu_hatched == __BITS(arm_cpu_max - 1, 1))
251 1.20 skrll break;
252 1.20 skrll int timo = 1500000;
253 1.20 skrll while (arm_cpu_hatched != __BITS(arm_cpu_max - 1, 1))
254 1.20 skrll if (--timo == 0)
255 1.20 skrll break;
256 1.20 skrll }
257 1.20 skrll for (size_t i = 1; i < arm_cpu_max; i++) {
258 1.20 skrll if ((arm_cpu_hatched & __BIT(i)) == 0) {
259 1.20 skrll printf("%s: warning: cpu%zu failed to hatch\n",
260 1.20 skrll __func__, i);
261 1.20 skrll }
262 1.20 skrll }
263 1.20 skrll
264 1.20 skrll VPRINTF(" (%u cpu%s, hatched %#x)",
265 1.20 skrll arm_cpu_max, arm_cpu_max ? "s" : "",
266 1.20 skrll arm_cpu_hatched);
267 1.20 skrll #endif /* MULTIPROCESSOR */
268 1.20 skrll }
269 1.20 skrll
270 1.1 matt /*
271 1.21 skrll * vaddr_t initarm(...)
272 1.1 matt *
273 1.1 matt * Initial entry point on startup. This gets called before main() is
274 1.1 matt * entered.
275 1.1 matt * It should be responsible for setting up everything that must be
276 1.1 matt * in place when main is called.
277 1.1 matt * This includes
278 1.1 matt * Taking a copy of the boot configuration structure.
279 1.1 matt * Initialising the physical console so characters can be printed.
280 1.1 matt * Setting up page tables for the kernel
281 1.1 matt */
282 1.21 skrll vaddr_t
283 1.1 matt initarm(void *arg)
284 1.1 matt {
285 1.18 skrll /*
286 1.18 skrll * Heads up ... Setup the CPU / MMU / TLB functions
287 1.18 skrll */
288 1.18 skrll if (set_cpufuncs()) // starts PMC counter
289 1.18 skrll panic("cpu not recognized!");
290 1.18 skrll
291 1.18 skrll cn_tab = &earlycons;
292 1.18 skrll
293 1.18 skrll extern char ARM_BOOTSTRAP_LxPT[];
294 1.18 skrll pmap_devmap_bootstrap((vaddr_t)ARM_BOOTSTRAP_LxPT, devmap);
295 1.13 skrll
296 1.2 matt bcm53xx_bootstrap(KERNEL_IO_IOREG_VBASE);
297 1.1 matt
298 1.1 matt #ifdef MULTIPROCESSOR
299 1.1 matt uint32_t scu_cfg = bus_space_read_4(bcm53xx_armcore_bst, bcm53xx_armcore_bsh,
300 1.1 matt ARMCORE_SCU_BASE + SCU_CFG);
301 1.8 matt arm_cpu_max = 1 + (scu_cfg & SCU_CFG_CPUMAX);
302 1.1 matt membar_producer();
303 1.1 matt #endif
304 1.1 matt cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
305 1.1 matt
306 1.1 matt consinit();
307 1.1 matt
308 1.1 matt bcm53xx_cpu_softc_init(curcpu());
309 1.1 matt bcm53xx_print_clocks();
310 1.1 matt
311 1.1 matt #if NBCMRNG_CCB > 0
312 1.1 matt /*
313 1.1 matt * Start this early since it takes a while to startup up.
314 1.1 matt */
315 1.1 matt bcm53xx_rng_start(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh);
316 1.1 matt #endif
317 1.1 matt
318 1.3 matt printf("uboot arg = %#x, %#x, %#x, %#x\n",
319 1.17 skrll uboot_args[0], uboot_args[1], uboot_args[2], uboot_args[3]);
320 1.3 matt
321 1.1 matt /* Talk to the user */
322 1.1 matt printf("\nNetBSD/evbarm (" ___STRING(EVBARM_BOARDTYPE) ") booting ...\n");
323 1.1 matt
324 1.1 matt bootargs[0] = '\0';
325 1.1 matt
326 1.1 matt #if defined(VERBOSE_INIT_ARM) || 1
327 1.1 matt printf("initarm: Configuring system");
328 1.1 matt #ifdef MULTIPROCESSOR
329 1.1 matt printf(" (%u cpu%s, hatched %#x)",
330 1.1 matt arm_cpu_max + 1, arm_cpu_max + 1 ? "s" : "",
331 1.1 matt arm_cpu_hatched);
332 1.1 matt #endif
333 1.7 matt printf(", CLIDR=%010o CTR=%#x PMUSERSR=%#x",
334 1.7 matt armreg_clidr_read(), armreg_ctr_read(), armreg_pmuserenr_read());
335 1.1 matt printf("\n");
336 1.1 matt #endif
337 1.1 matt
338 1.3 matt psize_t memsize = bcm53xx_memprobe();
339 1.6 matt #ifdef MEMSIZE
340 1.6 matt if ((memsize >> 20) > MEMSIZE)
341 1.6 matt memsize = MEMSIZE*1024*1024;
342 1.6 matt #endif
343 1.17 skrll const bool bigmem_p = (memsize >> 20) > 256;
344 1.3 matt
345 1.9 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
346 1.9 matt const bool mapallmem_p = true;
347 1.9 matt #ifndef PMAP_NEED_ALLOC_POOLPAGE
348 1.9 matt if (memsize > KERNEL_VM_BASE - KERNEL_BASE) {
349 1.9 matt printf("%s: dropping RAM size from %luMB to %uMB\n",
350 1.9 matt __func__, (unsigned long) (ram_size >> 20),
351 1.9 matt (KERNEL_VM_BASE - KERNEL_BASE) >> 20);
352 1.9 matt memsize = KERNEL_VM_BASE - KERNEL_BASE;
353 1.9 matt }
354 1.9 matt #endif
355 1.9 matt #else
356 1.9 matt const bool mapallmem_p = false;
357 1.9 matt #endif
358 1.9 matt KASSERT((armreg_pfr1_read() & ARM_PFR1_SEC_MASK) != 0);
359 1.3 matt arm32_bootmem_init(KERN_VTOPHYS(KERNEL_BASE), memsize,
360 1.1 matt (paddr_t)KERNEL_BASE_phys);
361 1.1 matt
362 1.4 matt bcm53xx_dma_bootstrap(memsize);
363 1.4 matt
364 1.1 matt /*
365 1.1 matt * This is going to do all the hard work of setting up the first and
366 1.1 matt * and second level page tables. Pages of memory will be allocated
367 1.1 matt * and mapped for other structures that are required for system
368 1.1 matt * operation. When it returns, physical_freestart and free_pages will
369 1.1 matt * have been updated to reflect the allocations that were made. In
370 1.1 matt * addition, kernel_l1pt, kernel_pt_table[], systempage, irqstack,
371 1.1 matt * abtstack, undstack, kernelstack, msgbufphys will be set to point to
372 1.1 matt * the memory that was allocated for them.
373 1.1 matt */
374 1.9 matt arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_HIGH, 0, devmap,
375 1.9 matt mapallmem_p);
376 1.1 matt
377 1.1 matt cpu_reset_address = bcm53xx_system_reset;
378 1.1 matt /* we've a specific device_register routine */
379 1.1 matt evbarm_device_register = bcm53xx_device_register;
380 1.5 matt if (bigmem_p) {
381 1.5 matt /*
382 1.5 matt * If we have more than 256MB
383 1.5 matt */
384 1.5 matt arm_poolpage_vmfreelist = bp_first256.bp_freelist;
385 1.5 matt }
386 1.1 matt
387 1.5 matt /*
388 1.5 matt * If we have more than 256MB of RAM, set aside the first 256MB for
389 1.5 matt * non-default VM allocations.
390 1.5 matt */
391 1.21 skrll vaddr_t sp = initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE,
392 1.5 matt (bigmem_p ? &bp_first256 : NULL), (bigmem_p ? 1 : 0));
393 1.20 skrll
394 1.20 skrll /*
395 1.20 skrll * initarm_common flushes cache if required before AP start
396 1.20 skrll */
397 1.20 skrll bcm53xx_mpstart();
398 1.20 skrll
399 1.20 skrll return sp;
400 1.1 matt }
401 1.1 matt
402 1.1 matt void
403 1.1 matt consinit(void)
404 1.1 matt {
405 1.1 matt static bool consinit_called = false;
406 1.1 matt uint32_t v;
407 1.1 matt if (consinit_called)
408 1.1 matt return;
409 1.1 matt
410 1.1 matt consinit_called = true;
411 1.1 matt
412 1.1 matt /*
413 1.1 matt * Force UART clock to the reference clock
414 1.1 matt */
415 1.1 matt v = bus_space_read_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
416 1.1 matt IDM_BASE + IDM_APBX_BASE + IDM_IO_CONTROL_DIRECT);
417 1.1 matt v &= ~IO_CONTROL_DIRECT_UARTCLKSEL;
418 1.1 matt bus_space_write_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
419 1.1 matt IDM_BASE + IDM_APBX_BASE + IDM_IO_CONTROL_DIRECT, v);
420 1.1 matt
421 1.1 matt /*
422 1.1 matt * Switch to the reference clock
423 1.1 matt */
424 1.1 matt v = bus_space_read_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
425 1.1 matt CCA_MISC_BASE + MISC_CORECTL);
426 1.1 matt v &= ~CORECTL_UART_CLK_OVERRIDE;
427 1.1 matt bus_space_write_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
428 1.1 matt CCA_MISC_BASE + MISC_CORECTL, v);
429 1.1 matt
430 1.1 matt if (comcnattach(bcm53xx_ioreg_bst, comcnaddr, comcnspeed,
431 1.1 matt BCM53XX_REF_CLK, COM_TYPE_NORMAL, comcnmode))
432 1.1 matt panic("Serial console can not be initialized.");
433 1.1 matt }
434 1.1 matt
435 1.1 matt static void
436 1.1 matt bcm53xx_system_reset(void)
437 1.1 matt {
438 1.1 matt bus_space_write_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
439 1.1 matt MISC_WATCHDOG, 1);
440 1.1 matt }
441