bcm53xx_machdep.c revision 1.28 1 /* $NetBSD: bcm53xx_machdep.c,v 1.28 2023/04/21 15:04:47 skrll Exp $ */
2
3 /*-
4 * Copyright (c) 2012 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Matt Thomas of 3am Software Foundry.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 #define CCA_PRIVATE
33 #define IDM_PRIVATE
34
35 #include <sys/cdefs.h>
36 __KERNEL_RCSID(0, "$NetBSD: bcm53xx_machdep.c,v 1.28 2023/04/21 15:04:47 skrll Exp $");
37
38 #include "opt_arm_debug.h"
39 #include "opt_console.h"
40 #include "opt_evbarm_boardtype.h"
41 #include "opt_broadcom.h"
42 #include "opt_kgdb.h"
43 #include "com.h"
44 #include "pci.h"
45 #include "bcmrng_ccb.h"
46
47 #include <sys/param.h>
48 #include <sys/bus.h>
49 #include <sys/atomic.h>
50 #include <sys/device.h>
51 #include <sys/kernel.h>
52 #include <sys/reboot.h>
53 #include <sys/termios.h>
54
55 #include <dev/cons.h>
56
57 #include <uvm/uvm_extern.h>
58
59 #include <arm/db_machdep.h>
60 #include <arm/undefined.h>
61 #include <arm/arm32/machdep.h>
62
63 #include <machine/autoconf.h>
64 #include <machine/bootconfig.h>
65
66 #define CCA_PRIVATE
67
68 #include <arm/cortex/scu_reg.h>
69 #include <arm/broadcom/bcm53xx_var.h>
70
71 #include <evbarm/bcm53xx/platform.h>
72
73 #if NCOM == 0
74 #error missing COM device for console
75 #endif
76
77 #include <dev/ic/comreg.h>
78 #include <dev/ic/comvar.h>
79
80 extern int _end[];
81 extern int KERNEL_BASE_phys[];
82 extern int KERNEL_BASE_virt[];
83
84 BootConfig bootconfig;
85 static char bootargs[MAX_BOOT_STRING];
86 char *boot_args = NULL;
87
88 /* filled in before cleaning bss. keep in .data */
89 u_int uboot_args[4] __attribute__((__section__(".data")));
90
91 static void bcm53xx_system_reset(void);
92
93 #ifndef CONADDR
94 #define CONADDR (BCM53XX_IOREG_PBASE + CCA_UART0_BASE)
95 #endif
96 #ifndef CONSPEED
97 #define CONSPEED B115200
98 #endif
99 #ifndef CONMODE
100 #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
101 #endif
102
103 void bcm53xx_mpstart(void);
104 void bcm53xx_platform_early_putchar(char);
105
106 #if (NCOM > 0)
107 static const bus_addr_t comcnaddr = (bus_addr_t)CONADDR;
108
109 int comcnspeed = CONSPEED;
110 int comcnmode = CONMODE | CLOCAL;
111 #endif
112
113 #ifdef KGDB
114 #include <sys/kgdb.h>
115 #endif
116
117 static void
118 earlyconsputc(dev_t dev, int c)
119 {
120 uartputc(c);
121 }
122
123 static int
124 earlyconsgetc(dev_t dev)
125 {
126 return -1;
127 }
128
129 static struct consdev earlycons = {
130 .cn_putc = earlyconsputc,
131 .cn_getc = earlyconsgetc,
132 .cn_pollc = nullcnpollc,
133 };
134
135 /*
136 * Static device mappings. These peripheral registers are mapped at
137 * fixed virtual addresses very early in initarm() so that we can use
138 * them while booting the kernel, and stay at the same address
139 * throughout whole kernel's life time.
140 *
141 * We use this table twice; once with bootstrap page table, and once
142 * with kernel's page table which we build up in initarm().
143 *
144 * Since we map these registers into the bootstrap page table using
145 * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
146 * registers segment-aligned and segment-rounded in order to avoid
147 * using the 2nd page tables.
148 */
149
150 static const struct pmap_devmap devmap[] = {
151 DEVMAP_ENTRY(
152 KERNEL_IO_IOREG_VBASE,
153 BCM53XX_IOREG_PBASE, /* 0x18000000 */
154 BCM53XX_IOREG_SIZE /* 2MB */
155 ),
156 DEVMAP_ENTRY(
157 KERNEL_IO_ARMCORE_VBASE,
158 BCM53XX_ARMCORE_PBASE, /* 0x19000000 */
159 BCM53XX_ARMCORE_SIZE /* 1MB */
160 ),
161 DEVMAP_ENTRY(
162 KERNEL_IO_ROM_REGION_VBASE,
163 BCM53XX_ROM_REGION_PBASE, /* 0xfff00000 */
164 BCM53XX_ROM_REGION_SIZE /* 1MB */
165 ),
166 #if NPCI > 0
167 DEVMAP_ENTRY(
168 KERNEL_IO_PCIE0_OWIN_VBASE,
169 BCM53XX_PCIE0_OWIN_PBASE, /* 0x08000000 */
170 BCM53XX_PCIE0_OWIN_SIZE /* 4MB */
171 ),
172 DEVMAP_ENTRY(
173 KERNEL_IO_PCIE1_OWIN_VBASE,
174 BCM53XX_PCIE1_OWIN_PBASE, /* 0x40000000 */
175 BCM53XX_PCIE1_OWIN_SIZE /* 4MB */
176 ),
177 DEVMAP_ENTRY(
178 KERNEL_IO_PCIE2_OWIN_VBASE,
179 BCM53XX_PCIE2_OWIN_PBASE, /* 0x48000000 */
180 BCM53XX_PCIE2_OWIN_SIZE /* 4MB */
181 ),
182 #endif /* NPCI > 0 */
183 DEVMAP_ENTRY_END
184 };
185
186 static const struct boot_physmem bp_first256 = {
187 .bp_start = 0x80000000 / NBPG,
188 .bp_pages = 0x10000000 / NBPG,
189 .bp_freelist = VM_FREELIST_ISADMA,
190 .bp_flags = 0,
191 };
192
193 #define BCM53xx_ROM_CPU_ENTRY 0xffff0400
194
195 void
196 bcm53xx_mpstart(void)
197 {
198 #ifdef MULTIPROCESSOR
199 /*
200 * Invalidate all SCU cache tags. That is, for all cores (0-3)
201 */
202 bus_space_write_4(bcm53xx_armcore_bst, bcm53xx_armcore_bsh,
203 ARMCORE_SCU_BASE + SCU_INV_ALL_REG, 0xffff);
204
205 uint32_t diagctl = bus_space_read_4(bcm53xx_armcore_bst,
206 bcm53xx_armcore_bsh, ARMCORE_SCU_BASE + SCU_DIAG_CONTROL);
207 diagctl |= SCU_DIAG_DISABLE_MIGBIT;
208 bus_space_write_4(bcm53xx_armcore_bst, bcm53xx_armcore_bsh,
209 ARMCORE_SCU_BASE + SCU_DIAG_CONTROL, diagctl);
210
211 uint32_t scu_ctl = bus_space_read_4(bcm53xx_armcore_bst,
212 bcm53xx_armcore_bsh, ARMCORE_SCU_BASE + SCU_CTL);
213 scu_ctl |= SCU_CTL_SCU_ENA;
214 bus_space_write_4(bcm53xx_armcore_bst, bcm53xx_armcore_bsh,
215 ARMCORE_SCU_BASE + SCU_CTL, scu_ctl);
216
217 armv7_dcache_wbinv_all();
218
219 const paddr_t mpstart = KERN_VTOPHYS((vaddr_t)cpu_mpstart);
220 bus_space_tag_t bcm53xx_rom_bst = &bcmgen_bs_tag;
221 bus_space_handle_t bcm53xx_rom_entry_bsh;
222
223 int error = bus_space_map(bcm53xx_rom_bst, BCM53xx_ROM_CPU_ENTRY,
224 4, 0, &bcm53xx_rom_entry_bsh);
225
226 /*
227 * Before we turn on the MMU, let's the other process out of the
228 * SKU ROM but setting the magic LUT address to our own mp_start
229 * routine.
230 */
231 bus_space_write_4(bcm53xx_rom_bst, bcm53xx_rom_entry_bsh, mpstart);
232
233 dsb(sy);
234 sev();
235
236 /* Bitmask of CPUs (non-BP) to start */
237 for (u_int cpuindex = 1; cpuindex < arm_cpu_max; cpuindex++) {
238 u_int i ;
239 for (i = 1500000; i > 0; i--) {
240 if (cpu_hatched_p(cpuindex))
241 break;
242 }
243
244 if (i == 0) {
245 ret++;
246 aprint_error("cpu%d: WARNING: AP failed to start\n",
247 cpuindex);
248 }
249 }
250 #endif /* MULTIPROCESSOR */
251 }
252
253 /*
254 * vaddr_t initarm(...)
255 *
256 * Initial entry point on startup. This gets called before main() is
257 * entered.
258 * It should be responsible for setting up everything that must be
259 * in place when main is called.
260 * This includes
261 * Taking a copy of the boot configuration structure.
262 * Initialising the physical console so characters can be printed.
263 * Setting up page tables for the kernel
264 */
265 vaddr_t
266 initarm(void *arg)
267 {
268 /*
269 * Heads up ... Setup the CPU / MMU / TLB functions
270 */
271 if (set_cpufuncs()) // starts PMC counter
272 panic("cpu not recognized!");
273
274 cn_tab = &earlycons;
275
276 extern char ARM_BOOTSTRAP_LxPT[];
277 pmap_devmap_bootstrap((vaddr_t)ARM_BOOTSTRAP_LxPT, devmap);
278
279 bcm53xx_bootstrap(KERNEL_IO_IOREG_VBASE);
280
281 #ifdef MULTIPROCESSOR
282 uint32_t scu_cfg = bus_space_read_4(bcm53xx_armcore_bst, bcm53xx_armcore_bsh,
283 ARMCORE_SCU_BASE + SCU_CFG);
284 arm_cpu_max = 1 + (scu_cfg & SCU_CFG_CPUMAX);
285 membar_producer();
286 #endif
287 cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
288
289 consinit();
290
291 bcm53xx_cpu_softc_init(curcpu());
292 bcm53xx_print_clocks();
293
294 #if NBCMRNG_CCB > 0
295 /*
296 * Start this early since it takes a while to startup up.
297 */
298 bcm53xx_rng_start(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh);
299 #endif
300
301 printf("uboot arg = %#x, %#x, %#x, %#x\n",
302 uboot_args[0], uboot_args[1], uboot_args[2], uboot_args[3]);
303
304 /* Talk to the user */
305 printf("\nNetBSD/evbarm (" ___STRING(EVBARM_BOARDTYPE) ") booting ...\n");
306
307 bootargs[0] = '\0';
308
309 #if defined(VERBOSE_INIT_ARM) || 1
310 printf("initarm: Configuring system");
311 #ifdef MULTIPROCESSOR
312 printf(" (%u cpu%s, hatched %#x)",
313 arm_cpu_max + 1, arm_cpu_max + 1 ? "s" : "",
314 arm_cpu_hatched);
315 #endif
316 printf(", CLIDR=%010o CTR=%#x PMUSERSR=%#x",
317 armreg_clidr_read(), armreg_ctr_read(), armreg_pmuserenr_read());
318 printf("\n");
319 #endif
320
321 psize_t memsize = bcm53xx_memprobe();
322 #ifdef MEMSIZE
323 if ((memsize >> 20) > MEMSIZE)
324 memsize = MEMSIZE*1024*1024;
325 #endif
326 const bool bigmem_p = (memsize >> 20) > 256;
327
328 #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
329 const bool mapallmem_p = true;
330 #ifndef PMAP_NEED_ALLOC_POOLPAGE
331 if (memsize > KERNEL_VM_BASE - KERNEL_BASE) {
332 printf("%s: dropping RAM size from %luMB to %uMB\n",
333 __func__, (unsigned long) (ram_size >> 20),
334 (KERNEL_VM_BASE - KERNEL_BASE) >> 20);
335 memsize = KERNEL_VM_BASE - KERNEL_BASE;
336 }
337 #endif
338 #else
339 const bool mapallmem_p = false;
340 #endif
341 KASSERT((armreg_pfr1_read() & ARM_PFR1_SEC_MASK) != 0);
342 arm32_bootmem_init(KERN_VTOPHYS(KERNEL_BASE), memsize,
343 (paddr_t)KERNEL_BASE_phys);
344
345 bcm53xx_dma_bootstrap(memsize);
346
347 /*
348 * This is going to do all the hard work of setting up the first and
349 * and second level page tables. Pages of memory will be allocated
350 * and mapped for other structures that are required for system
351 * operation. When it returns, physical_freestart and free_pages will
352 * have been updated to reflect the allocations that were made. In
353 * addition, kernel_l1pt, kernel_pt_table[], systempage, irqstack,
354 * abtstack, undstack, kernelstack, msgbufphys will be set to point to
355 * the memory that was allocated for them.
356 */
357 arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_HIGH, 0, devmap,
358 mapallmem_p);
359
360 cpu_reset_address = bcm53xx_system_reset;
361 /* we've a specific device_register routine */
362 evbarm_device_register = bcm53xx_device_register;
363 if (bigmem_p) {
364 /*
365 * If we have more than 256MB
366 */
367 arm_poolpage_vmfreelist = bp_first256.bp_freelist;
368 }
369
370 /*
371 * If we have more than 256MB of RAM, set aside the first 256MB for
372 * non-default VM allocations.
373 */
374 vaddr_t sp = initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE,
375 (bigmem_p ? &bp_first256 : NULL), (bigmem_p ? 1 : 0));
376
377 /*
378 * initarm_common flushes cache if required before AP start
379 */
380 bcm53xx_mpstart();
381
382 return sp;
383 }
384
385 void
386 consinit(void)
387 {
388 static bool consinit_called = false;
389 uint32_t v;
390 if (consinit_called)
391 return;
392
393 consinit_called = true;
394
395 /*
396 * Force UART clock to the reference clock
397 */
398 v = bus_space_read_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
399 IDM_BASE + IDM_APBX_BASE + IDM_IO_CONTROL_DIRECT);
400 v &= ~IO_CONTROL_DIRECT_UARTCLKSEL;
401 bus_space_write_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
402 IDM_BASE + IDM_APBX_BASE + IDM_IO_CONTROL_DIRECT, v);
403
404 /*
405 * Switch to the reference clock
406 */
407 v = bus_space_read_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
408 CCA_MISC_BASE + MISC_CORECTL);
409 v &= ~CORECTL_UART_CLK_OVERRIDE;
410 bus_space_write_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
411 CCA_MISC_BASE + MISC_CORECTL, v);
412
413 if (comcnattach(bcm53xx_ioreg_bst, comcnaddr, comcnspeed,
414 BCM53XX_REF_CLK, COM_TYPE_NORMAL, comcnmode))
415 panic("Serial console can not be initialized.");
416 }
417
418 static void
419 bcm53xx_system_reset(void)
420 {
421 bus_space_write_4(bcm53xx_ioreg_bst, bcm53xx_ioreg_bsh,
422 MISC_WATCHDOG, 1);
423 }
424