g42xxeb_machdep.c revision 1.11.2.2 1 1.11.2.2 matt /* $NetBSD: g42xxeb_machdep.c,v 1.11.2.2 2007/11/09 05:37:55 matt Exp $ */
2 1.1 bsh
3 1.1 bsh /*
4 1.1 bsh * Copyright (c) 2002, 2003, 2004, 2005 Genetec Corporation.
5 1.1 bsh * All rights reserved.
6 1.1 bsh *
7 1.1 bsh * Written by Hiroyuki Bessho for Genetec Corporation.
8 1.1 bsh *
9 1.1 bsh * Redistribution and use in source and binary forms, with or without
10 1.1 bsh * modification, are permitted provided that the following conditions
11 1.1 bsh * are met:
12 1.1 bsh * 1. Redistributions of source code must retain the above copyright
13 1.1 bsh * notice, this list of conditions and the following disclaimer.
14 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 bsh * notice, this list of conditions and the following disclaimer in the
16 1.1 bsh * documentation and/or other materials provided with the distribution.
17 1.1 bsh * 3. The name of Genetec Corporation may not be used to endorse or
18 1.1 bsh * promote products derived from this software without specific prior
19 1.1 bsh * written permission.
20 1.1 bsh *
21 1.1 bsh * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
22 1.1 bsh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.1 bsh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.1 bsh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORPORATION
25 1.1 bsh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.1 bsh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.1 bsh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 bsh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 bsh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 bsh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 bsh * POSSIBILITY OF SUCH DAMAGE.
32 1.1 bsh *
33 1.1 bsh * Machine dependant functions for kernel setup for Genetec G4250EBX
34 1.1 bsh * evaluation board.
35 1.1 bsh *
36 1.1 bsh * Based on iq80310_machhdep.c
37 1.1 bsh */
38 1.1 bsh /*
39 1.1 bsh * Copyright (c) 2001 Wasabi Systems, Inc.
40 1.1 bsh * All rights reserved.
41 1.1 bsh *
42 1.1 bsh * Written by Jason R. Thorpe for Wasabi Systems, Inc.
43 1.1 bsh *
44 1.1 bsh * Redistribution and use in source and binary forms, with or without
45 1.1 bsh * modification, are permitted provided that the following conditions
46 1.1 bsh * are met:
47 1.1 bsh * 1. Redistributions of source code must retain the above copyright
48 1.1 bsh * notice, this list of conditions and the following disclaimer.
49 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
50 1.1 bsh * notice, this list of conditions and the following disclaimer in the
51 1.1 bsh * documentation and/or other materials provided with the distribution.
52 1.1 bsh * 3. All advertising materials mentioning features or use of this software
53 1.1 bsh * must display the following acknowledgement:
54 1.1 bsh * This product includes software developed for the NetBSD Project by
55 1.1 bsh * Wasabi Systems, Inc.
56 1.1 bsh * 4. The name of Wasabi Systems, Inc. may not be used to endorse
57 1.1 bsh * or promote products derived from this software without specific prior
58 1.1 bsh * written permission.
59 1.1 bsh *
60 1.1 bsh * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
61 1.1 bsh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
62 1.1 bsh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
63 1.1 bsh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
64 1.1 bsh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
65 1.1 bsh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
66 1.1 bsh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
67 1.1 bsh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
68 1.1 bsh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
69 1.1 bsh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
70 1.1 bsh * POSSIBILITY OF SUCH DAMAGE.
71 1.1 bsh */
72 1.1 bsh
73 1.1 bsh /*
74 1.1 bsh * Copyright (c) 1997,1998 Mark Brinicombe.
75 1.1 bsh * Copyright (c) 1997,1998 Causality Limited.
76 1.1 bsh * All rights reserved.
77 1.1 bsh *
78 1.1 bsh * Redistribution and use in source and binary forms, with or without
79 1.1 bsh * modification, are permitted provided that the following conditions
80 1.1 bsh * are met:
81 1.1 bsh * 1. Redistributions of source code must retain the above copyright
82 1.1 bsh * notice, this list of conditions and the following disclaimer.
83 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
84 1.1 bsh * notice, this list of conditions and the following disclaimer in the
85 1.1 bsh * documentation and/or other materials provided with the distribution.
86 1.1 bsh * 3. All advertising materials mentioning features or use of this software
87 1.1 bsh * must display the following acknowledgement:
88 1.1 bsh * This product includes software developed by Mark Brinicombe
89 1.1 bsh * for the NetBSD Project.
90 1.1 bsh * 4. The name of the company nor the name of the author may be used to
91 1.1 bsh * endorse or promote products derived from this software without specific
92 1.1 bsh * prior written permission.
93 1.1 bsh *
94 1.1 bsh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
95 1.1 bsh * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
96 1.1 bsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
97 1.1 bsh * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
98 1.1 bsh * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
99 1.1 bsh * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
100 1.1 bsh * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
101 1.1 bsh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
102 1.1 bsh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
103 1.1 bsh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
104 1.1 bsh * SUCH DAMAGE.
105 1.1 bsh *
106 1.1 bsh * Machine dependant functions for kernel setup for Intel IQ80310 evaluation
107 1.1 bsh * boards using RedBoot firmware.
108 1.1 bsh */
109 1.1 bsh
110 1.1 bsh #include "opt_ddb.h"
111 1.1 bsh #include "opt_kgdb.h"
112 1.1 bsh #include "opt_ipkdb.h"
113 1.1 bsh #include "opt_pmap_debug.h"
114 1.1 bsh #include "opt_md.h"
115 1.1 bsh #include "opt_com.h"
116 1.1 bsh #include "md.h"
117 1.1 bsh #include "lcd.h"
118 1.1 bsh
119 1.1 bsh #include <sys/param.h>
120 1.1 bsh #include <sys/device.h>
121 1.1 bsh #include <sys/systm.h>
122 1.1 bsh #include <sys/kernel.h>
123 1.1 bsh #include <sys/exec.h>
124 1.1 bsh #include <sys/proc.h>
125 1.1 bsh #include <sys/msgbuf.h>
126 1.1 bsh #include <sys/reboot.h>
127 1.1 bsh #include <sys/termios.h>
128 1.1 bsh #include <sys/ksyms.h>
129 1.1 bsh
130 1.1 bsh #include <uvm/uvm_extern.h>
131 1.1 bsh
132 1.1 bsh #include <sys/conf.h>
133 1.1 bsh #include <dev/cons.h>
134 1.1 bsh #include <dev/md.h>
135 1.1 bsh
136 1.1 bsh #include <machine/db_machdep.h>
137 1.1 bsh #include <ddb/db_sym.h>
138 1.1 bsh #include <ddb/db_extern.h>
139 1.1 bsh #ifdef KGDB
140 1.1 bsh #include <sys/kgdb.h>
141 1.1 bsh #endif
142 1.1 bsh #ifdef IPKDB
143 1.1 bsh #include <ipkdb/ipkdb.h> /* for prototypes */
144 1.1 bsh #include <machine/ipkdb.h>
145 1.1 bsh #endif
146 1.1 bsh
147 1.1 bsh #include <machine/bootconfig.h>
148 1.1 bsh #include <machine/bus.h>
149 1.1 bsh #include <machine/cpu.h>
150 1.1 bsh #include <machine/frame.h>
151 1.1 bsh #include <arm/undefined.h>
152 1.1 bsh
153 1.1 bsh #include <arm/arm32/machdep.h>
154 1.1 bsh
155 1.1 bsh #include <arm/xscale/pxa2x0reg.h>
156 1.1 bsh #include <arm/xscale/pxa2x0var.h>
157 1.1 bsh #include <arm/xscale/pxa2x0_gpio.h>
158 1.1 bsh #include <evbarm/g42xxeb/g42xxeb_reg.h>
159 1.1 bsh #include <evbarm/g42xxeb/g42xxeb_var.h>
160 1.1 bsh
161 1.1 bsh /* Kernel text starts 2MB in from the bottom of the kernel address space. */
162 1.1 bsh #define KERNEL_TEXT_BASE (KERNEL_BASE + 0x00200000)
163 1.1 bsh #define KERNEL_VM_BASE (KERNEL_BASE + 0x01000000)
164 1.1 bsh
165 1.1 bsh /*
166 1.1 bsh * The range 0xc1000000 - 0xccffffff is available for kernel VM space
167 1.1 bsh * Core-logic registers and I/O mappings occupy 0xfd000000 - 0xffffffff
168 1.1 bsh */
169 1.1 bsh #define KERNEL_VM_SIZE 0x0C000000
170 1.1 bsh
171 1.1 bsh
172 1.1 bsh /*
173 1.1 bsh * Address to call from cpu_reset() to reset the machine.
174 1.1 bsh * This is machine architecture dependant as it varies depending
175 1.1 bsh * on where the ROM appears when you turn the MMU off.
176 1.1 bsh */
177 1.1 bsh
178 1.1 bsh u_int cpu_reset_address = 0;
179 1.1 bsh
180 1.1 bsh /* Define various stack sizes in pages */
181 1.1 bsh #define IRQ_STACK_SIZE 1
182 1.1 bsh #define ABT_STACK_SIZE 1
183 1.1 bsh #ifdef IPKDB
184 1.1 bsh #define UND_STACK_SIZE 2
185 1.1 bsh #else
186 1.1 bsh #define UND_STACK_SIZE 1
187 1.1 bsh #endif
188 1.1 bsh
189 1.1 bsh BootConfig bootconfig; /* Boot config storage */
190 1.1 bsh char *boot_args = NULL;
191 1.1 bsh char *boot_file = NULL;
192 1.1 bsh
193 1.1 bsh vm_offset_t physical_start;
194 1.1 bsh vm_offset_t physical_freestart;
195 1.1 bsh vm_offset_t physical_freeend;
196 1.1 bsh vm_offset_t physical_end;
197 1.1 bsh u_int free_pages;
198 1.1 bsh vm_offset_t pagetables_start;
199 1.1 bsh int physmem = 0;
200 1.1 bsh
201 1.1 bsh /*int debug_flags;*/
202 1.1 bsh #ifndef PMAP_STATIC_L1S
203 1.1 bsh int max_processes = 64; /* Default number */
204 1.1 bsh #endif /* !PMAP_STATIC_L1S */
205 1.1 bsh
206 1.1 bsh /* Physical and virtual addresses for some global pages */
207 1.1 bsh pv_addr_t irqstack;
208 1.1 bsh pv_addr_t undstack;
209 1.1 bsh pv_addr_t abtstack;
210 1.1 bsh pv_addr_t kernelstack;
211 1.1 bsh pv_addr_t minidataclean;
212 1.1 bsh
213 1.1 bsh vm_offset_t msgbufphys;
214 1.1 bsh
215 1.1 bsh extern u_int data_abort_handler_address;
216 1.1 bsh extern u_int prefetch_abort_handler_address;
217 1.1 bsh extern u_int undefined_handler_address;
218 1.1 bsh
219 1.1 bsh #ifdef PMAP_DEBUG
220 1.1 bsh extern int pmap_debug_level;
221 1.1 bsh #endif
222 1.1 bsh
223 1.1 bsh #define KERNEL_PT_SYS 0 /* Page table for mapping proc0 zero page */
224 1.1 bsh #define KERNEL_PT_KERNEL 1 /* Page table for mapping kernel */
225 1.1 bsh #define KERNEL_PT_KERNEL_NUM 4
226 1.1 bsh #define KERNEL_PT_VMDATA (KERNEL_PT_KERNEL+KERNEL_PT_KERNEL_NUM)
227 1.1 bsh /* Page tables for mapping kernel VM */
228 1.1 bsh #define KERNEL_PT_VMDATA_NUM 4 /* start with 16MB of KVM */
229 1.1 bsh #define NUM_KERNEL_PTS (KERNEL_PT_VMDATA + KERNEL_PT_VMDATA_NUM)
230 1.1 bsh
231 1.1 bsh pv_addr_t kernel_pt_table[NUM_KERNEL_PTS];
232 1.1 bsh
233 1.1 bsh struct user *proc0paddr;
234 1.1 bsh
235 1.1 bsh /* Prototypes */
236 1.1 bsh
237 1.1 bsh #if 0
238 1.1 bsh void process_kernel_args(char *);
239 1.1 bsh #endif
240 1.1 bsh
241 1.1 bsh void consinit(void);
242 1.1 bsh void kgdb_port_init(void);
243 1.1 bsh void change_clock(uint32_t v);
244 1.1 bsh
245 1.1 bsh bs_protos(bs_notimpl);
246 1.1 bsh
247 1.1 bsh #include "com.h"
248 1.1 bsh #if NCOM > 0
249 1.1 bsh #include <dev/ic/comreg.h>
250 1.1 bsh #include <dev/ic/comvar.h>
251 1.1 bsh #endif
252 1.1 bsh
253 1.1 bsh #ifndef CONSPEED
254 1.1 bsh #define CONSPEED B115200 /* What RedBoot uses */
255 1.1 bsh #endif
256 1.1 bsh #ifndef CONMODE
257 1.1 bsh #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
258 1.1 bsh #endif
259 1.1 bsh
260 1.1 bsh int comcnspeed = CONSPEED;
261 1.1 bsh int comcnmode = CONMODE;
262 1.1 bsh
263 1.11 kiyohara static struct pxa2x0_gpioconf boarddep_gpioconf[] = {
264 1.11 kiyohara { 44, GPIO_ALT_FN_1_IN }, /* BTCST */
265 1.11 kiyohara { 45, GPIO_ALT_FN_2_OUT }, /* BTRST */
266 1.11 kiyohara
267 1.11 kiyohara { -1 }
268 1.11 kiyohara };
269 1.11 kiyohara static struct pxa2x0_gpioconf *g42xxeb_gpioconf[] = {
270 1.11 kiyohara pxa25x_com_btuart_gpioconf,
271 1.11 kiyohara pxa25x_com_ffuart_gpioconf,
272 1.11 kiyohara #if 0
273 1.11 kiyohara pxa25x_com_stuart_gpioconf,
274 1.11 kiyohara pxa25x_pxaacu_gpioconf,
275 1.11 kiyohara #endif
276 1.11 kiyohara boarddep_gpioconf,
277 1.11 kiyohara NULL
278 1.11 kiyohara };
279 1.11 kiyohara
280 1.1 bsh /*
281 1.1 bsh * void cpu_reboot(int howto, char *bootstr)
282 1.1 bsh *
283 1.1 bsh * Reboots the system
284 1.1 bsh *
285 1.1 bsh * Deal with any syncing, unmounting, dumping and shutdown hooks,
286 1.1 bsh * then reset the CPU.
287 1.1 bsh */
288 1.1 bsh void
289 1.1 bsh cpu_reboot(int howto, char *bootstr)
290 1.1 bsh {
291 1.1 bsh #ifdef DIAGNOSTIC
292 1.1 bsh /* info */
293 1.1 bsh printf("boot: howto=%08x curproc=%p\n", howto, curproc);
294 1.1 bsh #endif
295 1.1 bsh
296 1.1 bsh /*
297 1.1 bsh * If we are still cold then hit the air brakes
298 1.1 bsh * and crash to earth fast
299 1.1 bsh */
300 1.1 bsh if (cold) {
301 1.1 bsh doshutdownhooks();
302 1.1 bsh printf("The operating system has halted.\n");
303 1.1 bsh printf("Please press any key to reboot.\n\n");
304 1.1 bsh cngetc();
305 1.1 bsh printf("rebooting...\n");
306 1.1 bsh cpu_reset();
307 1.1 bsh /*NOTREACHED*/
308 1.1 bsh }
309 1.1 bsh
310 1.1 bsh /* Disable console buffering */
311 1.1 bsh /* cnpollc(1);*/
312 1.1 bsh
313 1.1 bsh /*
314 1.1 bsh * If RB_NOSYNC was not specified sync the discs.
315 1.1 bsh * Note: Unless cold is set to 1 here, syslogd will die during the
316 1.1 bsh * unmount. It looks like syslogd is getting woken up only to find
317 1.1 bsh * that it cannot page part of the binary in as the filesystem has
318 1.1 bsh * been unmounted.
319 1.1 bsh */
320 1.1 bsh if (!(howto & RB_NOSYNC))
321 1.1 bsh bootsync();
322 1.1 bsh
323 1.1 bsh /* Say NO to interrupts */
324 1.1 bsh splhigh();
325 1.1 bsh
326 1.1 bsh /* Do a dump if requested. */
327 1.1 bsh if ((howto & (RB_DUMP | RB_HALT)) == RB_DUMP)
328 1.1 bsh dumpsys();
329 1.1 bsh
330 1.1 bsh /* Run any shutdown hooks */
331 1.1 bsh doshutdownhooks();
332 1.1 bsh
333 1.1 bsh /* Make sure IRQ's are disabled */
334 1.1 bsh IRQdisable;
335 1.1 bsh
336 1.1 bsh if (howto & RB_HALT) {
337 1.1 bsh printf("The operating system has halted.\n");
338 1.1 bsh printf("Please press any key to reboot.\n\n");
339 1.1 bsh cngetc();
340 1.1 bsh }
341 1.1 bsh
342 1.1 bsh printf("rebooting...\n");
343 1.1 bsh cpu_reset();
344 1.1 bsh /*NOTREACHED*/
345 1.1 bsh }
346 1.1 bsh
347 1.6 perry static inline
348 1.1 bsh pd_entry_t *
349 1.1 bsh read_ttb(void)
350 1.1 bsh {
351 1.1 bsh long ttb;
352 1.1 bsh
353 1.6 perry __asm volatile("mrc p15, 0, %0, c2, c0, 0" : "=r" (ttb));
354 1.1 bsh
355 1.1 bsh
356 1.1 bsh return (pd_entry_t *)(ttb & ~((1<<14)-1));
357 1.1 bsh }
358 1.1 bsh
359 1.1 bsh /*
360 1.2 bsh * Static device mappings. These peripheral registers are mapped at
361 1.2 bsh * fixed virtual addresses very early in initarm() so that we can use
362 1.2 bsh * them while booting the kernel, and stay at the same address
363 1.2 bsh * throughout whole kernel's life time.
364 1.2 bsh *
365 1.2 bsh * We use this table twice; once with bootstrap page table, and once
366 1.2 bsh * with kernel's page table which we build up in initarm().
367 1.2 bsh *
368 1.2 bsh * Since we map these registers into the bootstrap page table using
369 1.2 bsh * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
370 1.2 bsh * registers segment-aligned and segment-rounded in order to avoid
371 1.2 bsh * using the 2nd page tables.
372 1.1 bsh */
373 1.2 bsh
374 1.2 bsh #define _A(a) ((a) & ~L1_S_OFFSET)
375 1.2 bsh #define _S(s) (((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
376 1.2 bsh
377 1.2 bsh static const struct pmap_devmap g42xxeb_devmap[] = {
378 1.1 bsh {
379 1.1 bsh G42XXEB_PLDREG_VBASE,
380 1.2 bsh _A(G42XXEB_PLDREG_BASE),
381 1.2 bsh _S(G42XXEB_PLDREG_SIZE),
382 1.2 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE,
383 1.1 bsh },
384 1.1 bsh {
385 1.1 bsh G42XXEB_GPIO_VBASE,
386 1.2 bsh _A(PXA2X0_GPIO_BASE),
387 1.4 bsh _S(PXA250_GPIO_SIZE),
388 1.2 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE,
389 1.1 bsh },
390 1.1 bsh {
391 1.1 bsh G42XXEB_CLKMAN_VBASE,
392 1.2 bsh _A(PXA2X0_CLKMAN_BASE),
393 1.2 bsh _S(PXA2X0_CLKMAN_SIZE),
394 1.2 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE,
395 1.1 bsh },
396 1.1 bsh {
397 1.1 bsh G42XXEB_INTCTL_VBASE,
398 1.2 bsh _A(PXA2X0_INTCTL_BASE),
399 1.2 bsh _S(PXA2X0_INTCTL_SIZE),
400 1.2 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE,
401 1.2 bsh },
402 1.2 bsh {
403 1.2 bsh G42XXEB_FFUART_VBASE,
404 1.2 bsh _A(PXA2X0_FFUART_BASE),
405 1.2 bsh _S(4 * COM_NPORTS),
406 1.2 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE,
407 1.2 bsh },
408 1.2 bsh {
409 1.2 bsh G42XXEB_BTUART_VBASE,
410 1.2 bsh _A(PXA2X0_BTUART_BASE),
411 1.2 bsh _S(4 * COM_NPORTS),
412 1.2 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE,
413 1.1 bsh },
414 1.1 bsh {0, 0, 0, 0,}
415 1.1 bsh };
416 1.1 bsh
417 1.2 bsh #undef _A
418 1.2 bsh #undef _S
419 1.1 bsh
420 1.1 bsh
421 1.1 bsh /*
422 1.1 bsh * u_int initarm(...)
423 1.1 bsh *
424 1.1 bsh * Initial entry point on startup. This gets called before main() is
425 1.1 bsh * entered.
426 1.1 bsh * It should be responsible for setting up everything that must be
427 1.1 bsh * in place when main is called.
428 1.1 bsh * This includes
429 1.1 bsh * Taking a copy of the boot configuration structure.
430 1.1 bsh * Initialising the physical console so characters can be printed.
431 1.1 bsh * Setting up page tables for the kernel
432 1.1 bsh * Relocating the kernel to the bottom of physical memory
433 1.1 bsh */
434 1.1 bsh u_int
435 1.1 bsh initarm(void *arg)
436 1.1 bsh {
437 1.1 bsh extern vaddr_t xscale_cache_clean_addr;
438 1.1 bsh int loop;
439 1.1 bsh int loop1;
440 1.1 bsh u_int l1pagetable;
441 1.1 bsh paddr_t memstart;
442 1.1 bsh psize_t memsize;
443 1.1 bsh int led_data = 1;
444 1.1 bsh #ifdef DIAGNOSTIC
445 1.1 bsh extern vsize_t xscale_minidata_clean_size; /* used in KASSERT */
446 1.1 bsh #endif
447 1.1 bsh
448 1.1 bsh #define LEDSTEP_P() ioreg8_write(G42XXEB_PLDREG_BASE+G42XXEB_LED, led_data++)
449 1.1 bsh #define LEDSTEP() pldreg8_write(G42XXEB_LED, led_data++);
450 1.1 bsh
451 1.1 bsh /* use physical address until pagetable is set */
452 1.1 bsh LEDSTEP_P();
453 1.1 bsh
454 1.2 bsh /* map some peripheral registers at static I/O area */
455 1.2 bsh pmap_devmap_bootstrap((vaddr_t)read_ttb(), g42xxeb_devmap);
456 1.2 bsh
457 1.2 bsh LEDSTEP_P();
458 1.2 bsh
459 1.7 lukem /* start 32.768 kHz OSC */
460 1.2 bsh ioreg_write(G42XXEB_CLKMAN_VBASE + 0x08, 2);
461 1.2 bsh /* Get ready for splfoo() */
462 1.2 bsh pxa2x0_intr_bootstrap(G42XXEB_INTCTL_VBASE);
463 1.2 bsh
464 1.2 bsh LEDSTEP();
465 1.1 bsh
466 1.1 bsh /*
467 1.1 bsh * Heads up ... Setup the CPU / MMU / TLB functions
468 1.1 bsh */
469 1.1 bsh if (set_cpufuncs())
470 1.1 bsh panic("cpu not recognized!");
471 1.1 bsh
472 1.2 bsh LEDSTEP();
473 1.1 bsh
474 1.1 bsh /*
475 1.1 bsh * Okay, RedBoot has provided us with the following memory map:
476 1.1 bsh *
477 1.1 bsh * Physical Address Range Description
478 1.1 bsh * ----------------------- ----------------------------------
479 1.1 bsh * 0x00000000 - 0x01ffffff flash Memory (32MB)
480 1.1 bsh * 0x04000000 - 0x05ffffff Application flash Memory (32MB)
481 1.1 bsh * 0x08000000 - 0x080000ff I/O baseboard registers
482 1.1 bsh * 0x0c000000 - 0x0c0fffff Ethernet Controller
483 1.1 bsh * 0x14000000 - 0x17ffffff Expansion Card (64MB)
484 1.1 bsh * 0x40000000 - 0x480fffff Processor Registers
485 1.1 bsh * 0xa0000000 - 0xa3ffffff SDRAM Bank 0 (64MB)
486 1.1 bsh *
487 1.1 bsh *
488 1.1 bsh * Virtual Address Range X C B Description
489 1.1 bsh * ----------------------- - - - ----------------------------------
490 1.1 bsh * 0x00000000 - 0x00003fff N Y Y SDRAM
491 1.1 bsh * 0x00004000 - 0x01ffffff N Y N ROM
492 1.1 bsh * 0x08000000 - 0x080fffff N N N I/O baseboard registers
493 1.1 bsh * 0x0a000000 - 0x0a0fffff N N N SRAM
494 1.1 bsh * 0x40000000 - 0x480fffff N N N Processor Registers
495 1.1 bsh * 0xa0000000 - 0xa000ffff N Y N RedBoot SDRAM
496 1.1 bsh * 0xa0017000 - 0xa3ffffff Y Y Y SDRAM
497 1.1 bsh * 0xc0000000 - 0xcfffffff Y Y Y Cache Flush Region
498 1.1 bsh * (done by this routine)
499 1.1 bsh * 0xfd000000 - 0xfd0000ff N N N I/O baseboard registers
500 1.2 bsh * 0xfd100000 - 0xfd3fffff N N N Processor Registers.
501 1.2 bsh * 0xfd400000 - 0xfd4fffff N N N FF-UART
502 1.2 bsh * 0xfd500000 - 0xfd5fffff N N N BT-UART
503 1.1 bsh *
504 1.3 bsh * RedBoot's first level page table is at 0xa0004000. There
505 1.3 bsh * are also 2 second-level tables at 0xa0008000 and
506 1.3 bsh * 0xa0008400. We will continue to use them until we switch to
507 1.3 bsh * our pagetable by setttb().
508 1.1 bsh */
509 1.1 bsh
510 1.1 bsh cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
511 1.1 bsh
512 1.1 bsh LEDSTEP();
513 1.1 bsh
514 1.1 bsh /* setup GPIO for BTUART, in case bootloader doesn't take care of it */
515 1.1 bsh pxa2x0_gpio_bootstrap(G42XXEB_GPIO_VBASE);
516 1.11 kiyohara pxa2x0_gpio_config(g42xxeb_gpioconf);
517 1.1 bsh
518 1.1 bsh LEDSTEP();
519 1.1 bsh
520 1.1 bsh consinit();
521 1.1 bsh #ifdef KGDB
522 1.1 bsh LEDSTEP();
523 1.1 bsh kgdb_port_init();
524 1.1 bsh #endif
525 1.1 bsh
526 1.1 bsh LEDSTEP();
527 1.1 bsh
528 1.1 bsh /* Talk to the user */
529 1.1 bsh printf("\nNetBSD/evbarm (g42xxeb) booting ...\n");
530 1.1 bsh
531 1.1 bsh #if 0
532 1.1 bsh /*
533 1.1 bsh * Examine the boot args string for options we need to know about
534 1.1 bsh * now.
535 1.1 bsh */
536 1.1 bsh process_kernel_args((char *)nwbootinfo.bt_args);
537 1.1 bsh #endif
538 1.1 bsh
539 1.1 bsh memstart = 0xa0000000;
540 1.1 bsh memsize = 0x04000000; /* 64MB */
541 1.1 bsh
542 1.1 bsh printf("initarm: Configuring system ...\n");
543 1.1 bsh
544 1.1 bsh /* Fake bootconfig structure for the benefit of pmap.c */
545 1.10 wiz /* XXX must make the memory description h/w independent */
546 1.1 bsh bootconfig.dramblocks = 1;
547 1.1 bsh bootconfig.dram[0].address = memstart;
548 1.1 bsh bootconfig.dram[0].pages = memsize / PAGE_SIZE;
549 1.1 bsh
550 1.1 bsh /*
551 1.1 bsh * Set up the variables that define the availablilty of
552 1.1 bsh * physical memory. For now, we're going to set
553 1.1 bsh * physical_freestart to 0xa0200000 (where the kernel
554 1.1 bsh * was loaded), and allocate the memory we need downwards.
555 1.1 bsh * If we get too close to the L1 table that we set up, we
556 1.1 bsh * will panic. We will update physical_freestart and
557 1.1 bsh * physical_freeend later to reflect what pmap_bootstrap()
558 1.1 bsh * wants to see.
559 1.1 bsh *
560 1.1 bsh * XXX pmap_bootstrap() needs an enema.
561 1.1 bsh */
562 1.1 bsh physical_start = bootconfig.dram[0].address;
563 1.1 bsh physical_end = physical_start + (bootconfig.dram[0].pages * PAGE_SIZE);
564 1.1 bsh
565 1.1 bsh physical_freestart = 0xa0009000UL;
566 1.1 bsh physical_freeend = 0xa0200000UL;
567 1.1 bsh
568 1.1 bsh physmem = (physical_end - physical_start) / PAGE_SIZE;
569 1.1 bsh
570 1.1 bsh #ifdef VERBOSE_INIT_ARM
571 1.1 bsh /* Tell the user about the memory */
572 1.1 bsh printf("physmemory: %d pages at 0x%08lx -> 0x%08lx\n", physmem,
573 1.1 bsh physical_start, physical_end - 1);
574 1.1 bsh #endif
575 1.1 bsh
576 1.1 bsh /*
577 1.1 bsh * Okay, the kernel starts 2MB in from the bottom of physical
578 1.1 bsh * memory. We are going to allocate our bootstrap pages downwards
579 1.1 bsh * from there.
580 1.1 bsh *
581 1.1 bsh * We need to allocate some fixed page tables to get the kernel
582 1.1 bsh * going. We allocate one page directory and a number of page
583 1.1 bsh * tables and store the physical addresses in the kernel_pt_table
584 1.1 bsh * array.
585 1.1 bsh *
586 1.1 bsh * The kernel page directory must be on a 16K boundary. The page
587 1.1 bsh * tables must be on 4K bounaries. What we do is allocate the
588 1.1 bsh * page directory on the first 16K boundary that we encounter, and
589 1.1 bsh * the page tables on 4K boundaries otherwise. Since we allocate
590 1.1 bsh * at least 3 L2 page tables, we are guaranteed to encounter at
591 1.1 bsh * least one 16K aligned region.
592 1.1 bsh */
593 1.1 bsh
594 1.1 bsh #ifdef VERBOSE_INIT_ARM
595 1.1 bsh printf("Allocating page tables\n");
596 1.1 bsh #endif
597 1.1 bsh
598 1.1 bsh free_pages = (physical_freeend - physical_freestart) / PAGE_SIZE;
599 1.1 bsh
600 1.1 bsh #ifdef VERBOSE_INIT_ARM
601 1.1 bsh printf("freestart = 0x%08lx, free_pages = %d (0x%08x)\n",
602 1.1 bsh physical_freestart, free_pages, free_pages);
603 1.1 bsh #endif
604 1.1 bsh
605 1.1 bsh /* Define a macro to simplify memory allocation */
606 1.1 bsh #define valloc_pages(var, np) \
607 1.1 bsh alloc_pages((var).pv_pa, (np)); \
608 1.1 bsh (var).pv_va = KERNEL_BASE + (var).pv_pa - physical_start;
609 1.1 bsh
610 1.1 bsh #define alloc_pages(var, np) \
611 1.1 bsh physical_freeend -= ((np) * PAGE_SIZE); \
612 1.1 bsh if (physical_freeend < physical_freestart) \
613 1.1 bsh panic("initarm: out of memory"); \
614 1.1 bsh (var) = physical_freeend; \
615 1.1 bsh free_pages -= (np); \
616 1.1 bsh memset((char *)(var), 0, ((np) * PAGE_SIZE));
617 1.1 bsh
618 1.1 bsh loop1 = 0;
619 1.1 bsh for (loop = 0; loop <= NUM_KERNEL_PTS; ++loop) {
620 1.1 bsh /* Are we 16KB aligned for an L1 ? */
621 1.1 bsh if (((physical_freeend - L1_TABLE_SIZE) & (L1_TABLE_SIZE - 1)) == 0
622 1.1 bsh && kernel_l1pt.pv_pa == 0) {
623 1.1 bsh valloc_pages(kernel_l1pt, L1_TABLE_SIZE / PAGE_SIZE);
624 1.1 bsh } else {
625 1.1 bsh valloc_pages(kernel_pt_table[loop1],
626 1.1 bsh L2_TABLE_SIZE / PAGE_SIZE);
627 1.1 bsh ++loop1;
628 1.1 bsh }
629 1.1 bsh }
630 1.1 bsh
631 1.1 bsh /* This should never be able to happen but better confirm that. */
632 1.1 bsh if (!kernel_l1pt.pv_pa || (kernel_l1pt.pv_pa & (L1_TABLE_SIZE-1)) != 0)
633 1.1 bsh panic("initarm: Failed to align the kernel page directory");
634 1.1 bsh
635 1.1 bsh LEDSTEP();
636 1.1 bsh
637 1.1 bsh /*
638 1.1 bsh * Allocate a page for the system page mapped to V0x00000000
639 1.1 bsh * This page will just contain the system vectors and can be
640 1.1 bsh * shared by all processes.
641 1.1 bsh */
642 1.1 bsh alloc_pages(systempage.pv_pa, 1);
643 1.1 bsh
644 1.1 bsh /* Allocate stacks for all modes */
645 1.1 bsh valloc_pages(irqstack, IRQ_STACK_SIZE);
646 1.1 bsh valloc_pages(abtstack, ABT_STACK_SIZE);
647 1.1 bsh valloc_pages(undstack, UND_STACK_SIZE);
648 1.1 bsh valloc_pages(kernelstack, UPAGES);
649 1.1 bsh
650 1.1 bsh /* Allocate enough pages for cleaning the Mini-Data cache. */
651 1.1 bsh KASSERT(xscale_minidata_clean_size <= PAGE_SIZE);
652 1.1 bsh valloc_pages(minidataclean, 1);
653 1.1 bsh
654 1.1 bsh #ifdef VERBOSE_INIT_ARM
655 1.1 bsh printf("IRQ stack: p0x%08lx v0x%08lx\n", irqstack.pv_pa,
656 1.1 bsh irqstack.pv_va);
657 1.1 bsh printf("ABT stack: p0x%08lx v0x%08lx\n", abtstack.pv_pa,
658 1.1 bsh abtstack.pv_va);
659 1.1 bsh printf("UND stack: p0x%08lx v0x%08lx\n", undstack.pv_pa,
660 1.1 bsh undstack.pv_va);
661 1.1 bsh printf("SVC stack: p0x%08lx v0x%08lx\n", kernelstack.pv_pa,
662 1.1 bsh kernelstack.pv_va);
663 1.1 bsh #endif
664 1.1 bsh
665 1.1 bsh /*
666 1.1 bsh * XXX Defer this to later so that we can reclaim the memory
667 1.1 bsh * XXX used by the RedBoot page tables.
668 1.1 bsh */
669 1.1 bsh alloc_pages(msgbufphys, round_page(MSGBUFSIZE) / PAGE_SIZE);
670 1.1 bsh
671 1.1 bsh /*
672 1.1 bsh * Ok we have allocated physical pages for the primary kernel
673 1.1 bsh * page tables
674 1.1 bsh */
675 1.1 bsh
676 1.1 bsh #ifdef VERBOSE_INIT_ARM
677 1.1 bsh printf("Creating L1 page table at 0x%08lx\n", kernel_l1pt.pv_pa);
678 1.1 bsh #endif
679 1.1 bsh
680 1.1 bsh /*
681 1.1 bsh * Now we start construction of the L1 page table
682 1.1 bsh * We start by mapping the L2 page tables into the L1.
683 1.1 bsh * This means that we can replace L1 mappings later on if necessary
684 1.1 bsh */
685 1.1 bsh l1pagetable = kernel_l1pt.pv_pa;
686 1.1 bsh
687 1.1 bsh /* Map the L2 pages tables in the L1 page table */
688 1.1 bsh pmap_link_l2pt(l1pagetable, 0x00000000,
689 1.1 bsh &kernel_pt_table[KERNEL_PT_SYS]);
690 1.1 bsh for (loop = 0; loop < KERNEL_PT_KERNEL_NUM; loop++)
691 1.1 bsh pmap_link_l2pt(l1pagetable, KERNEL_BASE + loop * 0x00400000,
692 1.1 bsh &kernel_pt_table[KERNEL_PT_KERNEL + loop]);
693 1.1 bsh for (loop = 0; loop < KERNEL_PT_VMDATA_NUM; loop++)
694 1.1 bsh pmap_link_l2pt(l1pagetable, KERNEL_VM_BASE + loop * 0x00400000,
695 1.1 bsh &kernel_pt_table[KERNEL_PT_VMDATA + loop]);
696 1.1 bsh
697 1.1 bsh /* update the top of the kernel VM */
698 1.1 bsh pmap_curmaxkvaddr =
699 1.1 bsh KERNEL_VM_BASE + (KERNEL_PT_VMDATA_NUM * 0x00400000);
700 1.1 bsh
701 1.1 bsh #ifdef VERBOSE_INIT_ARM
702 1.1 bsh printf("Mapping kernel\n");
703 1.1 bsh #endif
704 1.1 bsh
705 1.1 bsh /* Now we fill in the L2 pagetable for the kernel static code/data */
706 1.1 bsh {
707 1.1 bsh extern char etext[], _end[];
708 1.1 bsh size_t textsize = (uintptr_t) etext - KERNEL_TEXT_BASE;
709 1.1 bsh size_t totalsize = (uintptr_t) _end - KERNEL_TEXT_BASE;
710 1.1 bsh u_int logical;
711 1.1 bsh
712 1.1 bsh textsize = (textsize + PGOFSET) & ~PGOFSET;
713 1.1 bsh totalsize = (totalsize + PGOFSET) & ~PGOFSET;
714 1.1 bsh
715 1.1 bsh logical = 0x00200000; /* offset of kernel in RAM */
716 1.1 bsh
717 1.1 bsh logical += pmap_map_chunk(l1pagetable, KERNEL_BASE + logical,
718 1.1 bsh physical_start + logical, textsize,
719 1.1 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
720 1.1 bsh logical += pmap_map_chunk(l1pagetable, KERNEL_BASE + logical,
721 1.1 bsh physical_start + logical, totalsize - textsize,
722 1.1 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
723 1.1 bsh }
724 1.1 bsh
725 1.1 bsh #ifdef VERBOSE_INIT_ARM
726 1.1 bsh printf("Constructing L2 page tables\n");
727 1.1 bsh #endif
728 1.1 bsh
729 1.1 bsh /* Map the stack pages */
730 1.1 bsh pmap_map_chunk(l1pagetable, irqstack.pv_va, irqstack.pv_pa,
731 1.1 bsh IRQ_STACK_SIZE * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
732 1.1 bsh pmap_map_chunk(l1pagetable, abtstack.pv_va, abtstack.pv_pa,
733 1.1 bsh ABT_STACK_SIZE * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
734 1.1 bsh pmap_map_chunk(l1pagetable, undstack.pv_va, undstack.pv_pa,
735 1.1 bsh UND_STACK_SIZE * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
736 1.1 bsh pmap_map_chunk(l1pagetable, kernelstack.pv_va, kernelstack.pv_pa,
737 1.1 bsh UPAGES * PAGE_SIZE, VM_PROT_READ | VM_PROT_WRITE, PTE_CACHE);
738 1.1 bsh
739 1.1 bsh pmap_map_chunk(l1pagetable, kernel_l1pt.pv_va, kernel_l1pt.pv_pa,
740 1.1 bsh L1_TABLE_SIZE, VM_PROT_READ | VM_PROT_WRITE, PTE_PAGETABLE);
741 1.1 bsh
742 1.1 bsh for (loop = 0; loop < NUM_KERNEL_PTS; ++loop) {
743 1.1 bsh pmap_map_chunk(l1pagetable, kernel_pt_table[loop].pv_va,
744 1.1 bsh kernel_pt_table[loop].pv_pa, L2_TABLE_SIZE,
745 1.1 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_PAGETABLE);
746 1.1 bsh }
747 1.1 bsh
748 1.1 bsh /* Map the Mini-Data cache clean area. */
749 1.1 bsh xscale_setup_minidata(l1pagetable, minidataclean.pv_va,
750 1.1 bsh minidataclean.pv_pa);
751 1.1 bsh
752 1.1 bsh /* Map the vector page. */
753 1.1 bsh #if 1
754 1.1 bsh /* MULTI-ICE requires that page 0 is NC/NB so that it can download the
755 1.1 bsh * cache-clean code there. */
756 1.1 bsh pmap_map_entry(l1pagetable, vector_page, systempage.pv_pa,
757 1.1 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
758 1.1 bsh #else
759 1.1 bsh pmap_map_entry(l1pagetable, vector_page, systempage.pv_pa,
760 1.1 bsh VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
761 1.1 bsh #endif
762 1.1 bsh
763 1.1 bsh /*
764 1.1 bsh * map integrated peripherals at same address in l1pagetable
765 1.1 bsh * so that we can continue to use console.
766 1.1 bsh */
767 1.2 bsh pmap_devmap_bootstrap(l1pagetable, g42xxeb_devmap);
768 1.1 bsh
769 1.1 bsh /*
770 1.1 bsh * Give the XScale global cache clean code an appropriately
771 1.1 bsh * sized chunk of unmapped VA space starting at 0xff000000
772 1.1 bsh * (our device mappings end before this address).
773 1.1 bsh */
774 1.1 bsh xscale_cache_clean_addr = 0xff000000U;
775 1.1 bsh
776 1.1 bsh /*
777 1.1 bsh * Now we have the real page tables in place so we can switch to them.
778 1.1 bsh * Once this is done we will be running with the REAL kernel page
779 1.1 bsh * tables.
780 1.1 bsh */
781 1.1 bsh
782 1.1 bsh /*
783 1.1 bsh * Update the physical_freestart/physical_freeend/free_pages
784 1.1 bsh * variables.
785 1.1 bsh */
786 1.1 bsh {
787 1.1 bsh extern char _end[];
788 1.1 bsh
789 1.1 bsh physical_freestart = physical_start +
790 1.1 bsh (((((uintptr_t) _end) + PGOFSET) & ~PGOFSET) -
791 1.1 bsh KERNEL_BASE);
792 1.1 bsh physical_freeend = physical_end;
793 1.1 bsh free_pages =
794 1.1 bsh (physical_freeend - physical_freestart) / PAGE_SIZE;
795 1.1 bsh }
796 1.1 bsh
797 1.1 bsh /* Switch tables */
798 1.1 bsh #ifdef VERBOSE_INIT_ARM
799 1.1 bsh printf("freestart = 0x%08lx, free_pages = %d (0x%x)\n",
800 1.1 bsh physical_freestart, free_pages, free_pages);
801 1.1 bsh printf("switching to new L1 page table @%#lx...", kernel_l1pt.pv_pa);
802 1.1 bsh #endif
803 1.1 bsh LEDSTEP();
804 1.1 bsh
805 1.1 bsh setttb(kernel_l1pt.pv_pa);
806 1.1 bsh cpu_tlb_flushID();
807 1.1 bsh cpu_domains(DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2));
808 1.1 bsh LEDSTEP();
809 1.1 bsh
810 1.1 bsh /*
811 1.1 bsh * Moved from cpu_startup() as data_abort_handler() references
812 1.1 bsh * this during uvm init
813 1.1 bsh */
814 1.1 bsh proc0paddr = (struct user *)kernelstack.pv_va;
815 1.1 bsh lwp0.l_addr = proc0paddr;
816 1.1 bsh
817 1.1 bsh #ifdef VERBOSE_INIT_ARM
818 1.1 bsh printf("bootstrap done.\n");
819 1.1 bsh #endif
820 1.1 bsh
821 1.1 bsh arm32_vector_init(ARM_VECTORS_LOW, ARM_VEC_ALL);
822 1.1 bsh
823 1.1 bsh /*
824 1.1 bsh * Pages were allocated during the secondary bootstrap for the
825 1.1 bsh * stacks for different CPU modes.
826 1.1 bsh * We must now set the r13 registers in the different CPU modes to
827 1.1 bsh * point to these stacks.
828 1.1 bsh * Since the ARM stacks use STMFD etc. we must set r13 to the top end
829 1.1 bsh * of the stack memory.
830 1.1 bsh */
831 1.2 bsh #ifdef VERBOSE_INIT_ARM
832 1.1 bsh printf("init subsystems: stacks ");
833 1.2 bsh #endif
834 1.1 bsh
835 1.1 bsh set_stackptr(PSR_IRQ32_MODE, irqstack.pv_va + IRQ_STACK_SIZE * PAGE_SIZE);
836 1.1 bsh set_stackptr(PSR_ABT32_MODE, abtstack.pv_va + ABT_STACK_SIZE * PAGE_SIZE);
837 1.1 bsh set_stackptr(PSR_UND32_MODE, undstack.pv_va + UND_STACK_SIZE * PAGE_SIZE);
838 1.1 bsh
839 1.1 bsh /*
840 1.1 bsh * Well we should set a data abort handler.
841 1.1 bsh * Once things get going this will change as we will need a proper
842 1.1 bsh * handler.
843 1.1 bsh * Until then we will use a handler that just panics but tells us
844 1.1 bsh * why.
845 1.1 bsh * Initialisation of the vectors will just panic on a data abort.
846 1.1 bsh * This just fills in a slighly better one.
847 1.1 bsh */
848 1.2 bsh #ifdef VERBOSE_INIT_ARM
849 1.1 bsh printf("vectors ");
850 1.2 bsh #endif
851 1.1 bsh data_abort_handler_address = (u_int)data_abort_handler;
852 1.1 bsh prefetch_abort_handler_address = (u_int)prefetch_abort_handler;
853 1.1 bsh undefined_handler_address = (u_int)undefinedinstruction_bounce;
854 1.1 bsh
855 1.1 bsh /* Initialise the undefined instruction handlers */
856 1.2 bsh #ifdef VERBOSE_INIT_ARM
857 1.1 bsh printf("undefined ");
858 1.2 bsh #endif
859 1.1 bsh undefined_init();
860 1.1 bsh
861 1.1 bsh /* Load memory into UVM. */
862 1.2 bsh #ifdef VERBOSE_INIT_ARM
863 1.1 bsh printf("page ");
864 1.2 bsh #endif
865 1.1 bsh uvm_setpagesize(); /* initialize PAGE_SIZE-dependent variables */
866 1.1 bsh uvm_page_physload(atop(physical_freestart), atop(physical_freeend),
867 1.1 bsh atop(physical_freestart), atop(physical_freeend),
868 1.1 bsh VM_FREELIST_DEFAULT);
869 1.1 bsh
870 1.1 bsh /* Boot strap pmap telling it where the kernel page table is */
871 1.2 bsh #ifdef VERBOSE_INIT_ARM
872 1.1 bsh printf("pmap ");
873 1.2 bsh #endif
874 1.1 bsh LEDSTEP();
875 1.11.2.2 matt pmap_bootstrap(KERNEL_VM_BASE, KERNEL_VM_BASE + KERNEL_VM_SIZE);
876 1.1 bsh LEDSTEP();
877 1.1 bsh
878 1.1 bsh #ifdef __HAVE_MEMORY_DISK__
879 1.1 bsh md_root_setconf(memory_disk, sizeof memory_disk);
880 1.1 bsh #endif
881 1.1 bsh
882 1.1 bsh #ifdef BOOTHOWTO
883 1.1 bsh boothowto |= BOOTHOWTO;
884 1.1 bsh #endif
885 1.1 bsh
886 1.1 bsh {
887 1.1 bsh uint8_t sw = pldreg8_read(G42XXEB_DIPSW);
888 1.1 bsh
889 1.1 bsh if (0 == (sw & (1<<0)))
890 1.1 bsh boothowto ^= RB_KDB;
891 1.1 bsh if (0 == (sw & (1<<1)))
892 1.1 bsh boothowto ^= RB_SINGLE;
893 1.1 bsh }
894 1.1 bsh
895 1.1 bsh LEDSTEP();
896 1.1 bsh
897 1.1 bsh #ifdef IPKDB
898 1.1 bsh /* Initialise ipkdb */
899 1.1 bsh ipkdb_init();
900 1.1 bsh if (boothowto & RB_KDB)
901 1.1 bsh ipkdb_connect(0);
902 1.1 bsh #endif
903 1.1 bsh
904 1.1 bsh #ifdef KGDB
905 1.1 bsh if (boothowto & RB_KDB) {
906 1.1 bsh kgdb_debug_init = 1;
907 1.1 bsh kgdb_connect(1);
908 1.1 bsh }
909 1.1 bsh #endif
910 1.1 bsh
911 1.1 bsh #ifdef DDB
912 1.1 bsh db_machine_init();
913 1.1 bsh
914 1.1 bsh /* Firmware doesn't load symbols. */
915 1.1 bsh ddb_init(0, NULL, NULL);
916 1.1 bsh
917 1.1 bsh if (boothowto & RB_KDB)
918 1.1 bsh Debugger();
919 1.1 bsh #endif
920 1.1 bsh
921 1.1 bsh pldreg8_write(G42XXEB_LED, 0);
922 1.1 bsh
923 1.1 bsh /* We return the new stack pointer address */
924 1.1 bsh return(kernelstack.pv_va + USPACE_SVC_STACK_TOP);
925 1.1 bsh }
926 1.1 bsh
927 1.1 bsh #if 0
928 1.1 bsh void
929 1.1 bsh process_kernel_args(char *args)
930 1.1 bsh {
931 1.1 bsh
932 1.1 bsh boothowto = 0;
933 1.1 bsh
934 1.1 bsh /* Make a local copy of the bootargs */
935 1.1 bsh strncpy(bootargs, args, MAX_BOOT_STRING);
936 1.1 bsh
937 1.1 bsh args = bootargs;
938 1.1 bsh boot_file = bootargs;
939 1.1 bsh
940 1.1 bsh /* Skip the kernel image filename */
941 1.1 bsh while (*args != ' ' && *args != 0)
942 1.1 bsh ++args;
943 1.1 bsh
944 1.1 bsh if (*args != 0)
945 1.1 bsh *args++ = 0;
946 1.1 bsh
947 1.1 bsh while (*args == ' ')
948 1.1 bsh ++args;
949 1.1 bsh
950 1.1 bsh boot_args = args;
951 1.1 bsh
952 1.1 bsh printf("bootfile: %s\n", boot_file);
953 1.1 bsh printf("bootargs: %s\n", boot_args);
954 1.1 bsh
955 1.1 bsh parse_mi_bootargs(boot_args);
956 1.1 bsh }
957 1.1 bsh #endif
958 1.1 bsh
959 1.1 bsh #ifdef KGDB
960 1.1 bsh #ifndef KGDB_DEVNAME
961 1.1 bsh #define KGDB_DEVNAME "ffuart"
962 1.1 bsh #endif
963 1.1 bsh const char kgdb_devname[] = KGDB_DEVNAME;
964 1.1 bsh
965 1.1 bsh #if (NCOM > 0)
966 1.1 bsh #ifndef KGDB_DEVMODE
967 1.1 bsh #define KGDB_DEVMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
968 1.1 bsh #endif
969 1.1 bsh int comkgdbmode = KGDB_DEVMODE;
970 1.1 bsh #endif /* NCOM */
971 1.1 bsh
972 1.1 bsh #endif /* KGDB */
973 1.1 bsh
974 1.1 bsh
975 1.1 bsh void
976 1.1 bsh consinit(void)
977 1.1 bsh {
978 1.1 bsh static int consinit_called = 0;
979 1.1 bsh uint32_t ckenreg = ioreg_read(G42XXEB_CLKMAN_VBASE+CLKMAN_CKEN);
980 1.1 bsh #if 0
981 1.1 bsh char *console = CONSDEVNAME;
982 1.1 bsh #endif
983 1.1 bsh
984 1.1 bsh if (consinit_called != 0)
985 1.1 bsh return;
986 1.1 bsh
987 1.1 bsh consinit_called = 1;
988 1.1 bsh
989 1.1 bsh #if NCOM > 0
990 1.1 bsh
991 1.1 bsh #ifdef FFUARTCONSOLE
992 1.1 bsh #ifdef KGDB
993 1.1 bsh if (0 == strcmp(kgdb_devname, "ffuart")){
994 1.1 bsh /* port is reserved for kgdb */
995 1.1 bsh } else
996 1.1 bsh #endif
997 1.1 bsh if (0 == comcnattach(&pxa2x0_a4x_bs_tag, PXA2X0_FFUART_BASE,
998 1.1 bsh comcnspeed, PXA2X0_COM_FREQ, COM_TYPE_PXA2x0, comcnmode)) {
999 1.1 bsh #if 0
1000 1.1 bsh pxa2x0_clkman_config(CKEN_FFUART, 1);
1001 1.1 bsh #else
1002 1.1 bsh ioreg_write(G42XXEB_CLKMAN_VBASE+CLKMAN_CKEN,
1003 1.1 bsh ckenreg|CKEN_FFUART);
1004 1.1 bsh #endif
1005 1.1 bsh
1006 1.1 bsh return;
1007 1.1 bsh }
1008 1.1 bsh #endif /* FFUARTCONSOLE */
1009 1.1 bsh
1010 1.1 bsh #ifdef BTUARTCONSOLE
1011 1.1 bsh #ifdef KGDB
1012 1.1 bsh if (0 == strcmp(kgdb_devname, "btuart")) {
1013 1.1 bsh /* port is reserved for kgdb */
1014 1.1 bsh } else
1015 1.1 bsh #endif
1016 1.1 bsh if (0 == comcnattach(&pxa2x0_a4x_bs_tag, PXA2X0_BTUART_BASE,
1017 1.1 bsh comcnspeed, PXA2X0_COM_FREQ, COM_TYPE_PXA2x0, comcnmode)) {
1018 1.1 bsh ioreg_write(G42XXEB_CLKMAN_VBASE+CLKMAN_CKEN,
1019 1.1 bsh ckenreg|CKEN_BTUART);
1020 1.1 bsh return;
1021 1.1 bsh }
1022 1.1 bsh #endif /* BTUARTCONSOLE */
1023 1.1 bsh
1024 1.1 bsh
1025 1.1 bsh #endif /* NCOM */
1026 1.1 bsh
1027 1.1 bsh }
1028 1.1 bsh
1029 1.1 bsh #ifdef KGDB
1030 1.1 bsh void
1031 1.1 bsh kgdb_port_init(void)
1032 1.1 bsh {
1033 1.1 bsh #if (NCOM > 0) && defined(COM_PXA2X0)
1034 1.1 bsh paddr_t paddr = 0;
1035 1.1 bsh uint32_t ckenreg = ioreg_read(G42XXEB_CLKMAN_VBASE+CLKMAN_CKEN);
1036 1.1 bsh
1037 1.1 bsh if (0 == strcmp(kgdb_devname, "ffuart")) {
1038 1.1 bsh paddr = PXA2X0_FFUART_BASE;
1039 1.1 bsh ckenreg |= CKEN_FFUART;
1040 1.1 bsh }
1041 1.1 bsh else if (0 == strcmp(kgdb_devname, "btuart")) {
1042 1.1 bsh paddr = PXA2X0_BTUART_BASE;
1043 1.1 bsh ckenreg |= CKEN_BTUART;
1044 1.1 bsh }
1045 1.1 bsh
1046 1.1 bsh if (paddr &&
1047 1.1 bsh 0 == com_kgdb_attach(&pxa2x0_a4x_bs_tag, paddr,
1048 1.1 bsh kgdb_rate, PXA2X0_COM_FREQ, COM_TYPE_PXA2x0, comkgdbmode)) {
1049 1.1 bsh
1050 1.1 bsh ioreg_write(G42XXEB_CLKMAN_VBASE+CLKMAN_CKEN, ckenreg);
1051 1.1 bsh
1052 1.1 bsh }
1053 1.1 bsh
1054 1.1 bsh #endif
1055 1.1 bsh }
1056 1.1 bsh #endif
1057 1.1 bsh
1058