if_ne_obio.c revision 1.1.2.2 1 1.1.2.2 skrll /* $NetBSD: if_ne_obio.c,v 1.1.2.2 2005/03/04 16:38:25 skrll Exp $ */
2 1.1.2.2 skrll
3 1.1.2.2 skrll /*
4 1.1.2.2 skrll * Copyright (c) 2002, 2003 Genetec corp. All rights reserved.
5 1.1.2.2 skrll * Written by Hiroyuki Bessho for Genetec corp.
6 1.1.2.2 skrll *
7 1.1.2.2 skrll * Redistribution and use in source and binary forms, with or without
8 1.1.2.2 skrll * modification, are permitted provided that the following conditions
9 1.1.2.2 skrll * are met:
10 1.1.2.2 skrll * 1. Redistributions of source code must retain the above copyright
11 1.1.2.2 skrll * notice, this list of conditions and the following disclaimer.
12 1.1.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.1.2.2 skrll * notice, this list of conditions and the following disclaimer in the
14 1.1.2.2 skrll * documentation and/or other materials provided with the distribution.
15 1.1.2.2 skrll * 3. The name of Genetec corp. may not be used to endorse
16 1.1.2.2 skrll * or promote products derived from this software without specific prior
17 1.1.2.2 skrll * written permission.
18 1.1.2.2 skrll *
19 1.1.2.2 skrll * THIS SOFTWARE IS PROVIDED BY GENETEC CORP. ``AS IS'' AND
20 1.1.2.2 skrll * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1.2.2 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1.2.2 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORP.
23 1.1.2.2 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1.2.2 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1.2.2 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1.2.2 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1.2.2 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1.2.2 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1.2.2 skrll * POSSIBILITY OF SUCH DAMAGE.
30 1.1.2.2 skrll */
31 1.1.2.2 skrll
32 1.1.2.2 skrll #include <sys/cdefs.h>
33 1.1.2.2 skrll __KERNEL_RCSID(0, "$NetBSD: if_ne_obio.c,v 1.1.2.2 2005/03/04 16:38:25 skrll Exp $");
34 1.1.2.2 skrll
35 1.1.2.2 skrll #include <sys/param.h>
36 1.1.2.2 skrll #include <sys/systm.h>
37 1.1.2.2 skrll #include <sys/mbuf.h>
38 1.1.2.2 skrll #include <sys/socket.h>
39 1.1.2.2 skrll #include <sys/ioctl.h>
40 1.1.2.2 skrll #include <sys/errno.h>
41 1.1.2.2 skrll #include <sys/syslog.h>
42 1.1.2.2 skrll #include <sys/select.h>
43 1.1.2.2 skrll #include <sys/device.h>
44 1.1.2.2 skrll
45 1.1.2.2 skrll #include <net/if.h>
46 1.1.2.2 skrll #include <net/if_dl.h>
47 1.1.2.2 skrll #include <net/if_ether.h>
48 1.1.2.2 skrll #include <net/if_media.h>
49 1.1.2.2 skrll
50 1.1.2.2 skrll #include <machine/intr.h>
51 1.1.2.2 skrll #include <machine/bus.h>
52 1.1.2.2 skrll
53 1.1.2.2 skrll #include <dev/mii/mii.h>
54 1.1.2.2 skrll #include <dev/mii/miivar.h>
55 1.1.2.2 skrll
56 1.1.2.2 skrll #include <dev/ic/dp8390reg.h>
57 1.1.2.2 skrll #include <dev/ic/dp8390var.h>
58 1.1.2.2 skrll #include <dev/ic/ne2000reg.h>
59 1.1.2.2 skrll #include <dev/ic/ne2000var.h>
60 1.1.2.2 skrll
61 1.1.2.2 skrll #include <evbarm/g42xxeb/g42xxeb_var.h>
62 1.1.2.2 skrll #include <arm/xscale/pxa2x0var.h>
63 1.1.2.2 skrll
64 1.1.2.2 skrll struct ne_obio_softc {
65 1.1.2.2 skrll struct ne2000_softc nsc;
66 1.1.2.2 skrll
67 1.1.2.2 skrll void *sc_ih; /* interrupt handler */
68 1.1.2.2 skrll int intr_no;
69 1.1.2.2 skrll };
70 1.1.2.2 skrll
71 1.1.2.2 skrll int ne_obio_match( struct device *, struct cfdata *, void * );
72 1.1.2.2 skrll void ne_obio_attach( struct device *, struct device *, void * );
73 1.1.2.2 skrll
74 1.1.2.2 skrll
75 1.1.2.2 skrll CFATTACH_DECL(ne_obio, sizeof (struct ne_obio_softc), ne_obio_match, ne_obio_attach,
76 1.1.2.2 skrll NULL, NULL);
77 1.1.2.2 skrll
78 1.1.2.2 skrll //#define DEBUG_GPIO 2
79 1.1.2.2 skrll //#define DEBUG_GPIO2 5
80 1.1.2.2 skrll
81 1.1.2.2 skrll #if 1
82 1.1.2.2 skrll #define intr_handler dp8390_intr
83 1.1.2.2 skrll #else
84 1.1.2.2 skrll #define intr_handler ne_obio_intr
85 1.1.2.2 skrll
86 1.1.2.2 skrll static int
87 1.1.2.2 skrll ne_obio_intr(void *arg)
88 1.1.2.2 skrll {
89 1.1.2.2 skrll int rv=1;
90 1.1.2.2 skrll
91 1.1.2.2 skrll #ifdef DEBUG_GPIO
92 1.1.2.2 skrll //printf( "ne_obio_intr arg=%p\n", arg );
93 1.1.2.2 skrll bus_space_write_4( pxa2x0_softc->saip.sc_iot,
94 1.1.2.2 skrll pxa2x0_softc->saip.sc_gpioh,
95 1.1.2.2 skrll GPIO_GPSR0, 1U<<DEBUG_GPIO );
96 1.1.2.2 skrll #endif
97 1.1.2.2 skrll
98 1.1.2.2 skrll #if 0
99 1.1.2.2 skrll while( (rv = dp8390_intr(arg)) != 0)
100 1.1.2.2 skrll /*continue*/;
101 1.1.2.2 skrll #else
102 1.1.2.2 skrll rv = dp8390_intr(arg);
103 1.1.2.2 skrll #endif
104 1.1.2.2 skrll
105 1.1.2.2 skrll #ifdef DEBUG_GPIO
106 1.1.2.2 skrll bus_space_write_4( pxa2x0_softc->saip.sc_iot,
107 1.1.2.2 skrll pxa2x0_softc->saip.sc_gpioh,
108 1.1.2.2 skrll GPIO_GPCR0, 1U<<DEBUG_GPIO );
109 1.1.2.2 skrll #endif
110 1.1.2.2 skrll return rv;
111 1.1.2.2 skrll }
112 1.1.2.2 skrll #endif
113 1.1.2.2 skrll
114 1.1.2.2 skrll static int
115 1.1.2.2 skrll ne_obio_enable(struct dp8390_softc *dsc)
116 1.1.2.2 skrll {
117 1.1.2.2 skrll struct ne_obio_softc *sc = (struct ne_obio_softc *)dsc;
118 1.1.2.2 skrll struct obio_softc *psc;
119 1.1.2.2 skrll
120 1.1.2.2 skrll printf("%s: enabled\n", dsc->sc_dev.dv_xname);
121 1.1.2.2 skrll
122 1.1.2.2 skrll psc = (struct obio_softc *)dsc->sc_dev.dv_parent;
123 1.1.2.2 skrll
124 1.1.2.2 skrll /* Establish the interrupt handler. */
125 1.1.2.2 skrll sc->sc_ih = obio_intr_establish(psc, sc->intr_no, IPL_NET,
126 1.1.2.2 skrll IST_LEVEL_LOW,
127 1.1.2.2 skrll intr_handler,
128 1.1.2.2 skrll sc);
129 1.1.2.2 skrll
130 1.1.2.2 skrll return 0;
131 1.1.2.2 skrll }
132 1.1.2.2 skrll
133 1.1.2.2 skrll
134 1.1.2.2 skrll int
135 1.1.2.2 skrll ne_obio_match( struct device *parent, struct cfdata *match, void *aux )
136 1.1.2.2 skrll {
137 1.1.2.2 skrll /* XXX: probe? */
138 1.1.2.2 skrll return 1;
139 1.1.2.2 skrll }
140 1.1.2.2 skrll
141 1.1.2.2 skrll void
142 1.1.2.2 skrll ne_obio_attach( struct device *parent, struct device *self, void *aux )
143 1.1.2.2 skrll {
144 1.1.2.2 skrll struct ne_obio_softc *sc = (struct ne_obio_softc *)self;
145 1.1.2.2 skrll struct obio_attach_args *oba = aux;
146 1.1.2.2 skrll bus_space_tag_t iot = oba->oba_iot;
147 1.1.2.2 skrll bus_space_handle_t nioh, aioh;
148 1.1.2.2 skrll uint8_t my_ea[ETHER_ADDR_LEN];
149 1.1.2.2 skrll int i;
150 1.1.2.2 skrll
151 1.1.2.2 skrll printf("\n");
152 1.1.2.2 skrll
153 1.1.2.2 skrll /* Map i/o space. */
154 1.1.2.2 skrll if (bus_space_map(iot, oba->oba_addr, NE2000_NPORTS, 0, &nioh))
155 1.1.2.2 skrll return;
156 1.1.2.2 skrll
157 1.1.2.2 skrll if (bus_space_subregion(iot, nioh, NE2000_ASIC_OFFSET,
158 1.1.2.2 skrll NE2000_ASIC_NPORTS, &aioh))
159 1.1.2.2 skrll goto out2;
160 1.1.2.2 skrll
161 1.1.2.2 skrll sc->nsc.sc_dp8390.sc_regt = iot;
162 1.1.2.2 skrll sc->nsc.sc_dp8390.sc_regh = nioh;
163 1.1.2.2 skrll
164 1.1.2.2 skrll sc->nsc.sc_asict = iot;
165 1.1.2.2 skrll sc->nsc.sc_asich = aioh;
166 1.1.2.2 skrll
167 1.1.2.2 skrll /*
168 1.1.2.2 skrll * XXX:
169 1.1.2.2 skrll * AX88796's reset register doesn't seem to work, and
170 1.1.2.2 skrll * ne2000_detect() fails. We hardcord NIC type here.
171 1.1.2.2 skrll */
172 1.1.2.2 skrll sc->nsc.sc_type = NE2000_TYPE_NE2000; /* XXX _AX88796 ? */
173 1.1.2.2 skrll sc->nsc.sc_dp8390.sc_flags = DP8390_NO_REMOTE_DMA_COMPLETE;
174 1.1.2.2 skrll /* DP8390_NO_MULTI_BUFFERING; XXX */
175 1.1.2.2 skrll
176 1.1.2.2 skrll /* G4250EBX doesn't have EEPROM hooked to AX88796. Read MAC
177 1.1.2.2 skrll * address set by Redboot and don't let ne2000_atthch() try to
178 1.1.2.2 skrll * read MAC from hardware. (current ne2000 driver doesn't
179 1.1.2.2 skrll * support AX88796's EEPROM interface)
180 1.1.2.2 skrll */
181 1.1.2.2 skrll
182 1.1.2.2 skrll bus_space_write_1( iot, nioh, ED_P0_CR, ED_CR_RD2|ED_CR_PAGE_1 );
183 1.1.2.2 skrll
184 1.1.2.2 skrll for( i=0; i < ETHER_ADDR_LEN; ++i )
185 1.1.2.2 skrll my_ea[i] = bus_space_read_1( iot, nioh, ED_P1_PAR0+i );
186 1.1.2.2 skrll
187 1.1.2.2 skrll bus_space_write_1( iot, nioh, ED_P0_CR, ED_CR_RD2|ED_CR_PAGE_0 );
188 1.1.2.2 skrll
189 1.1.2.2 skrll /* disable all interrupts */
190 1.1.2.2 skrll bus_space_write_1(iot, nioh, ED_P0_IMR, 0);
191 1.1.2.2 skrll
192 1.1.2.2 skrll #ifdef DEBUG_GPIO
193 1.1.2.2 skrll bus_space_write_4( pxa2x0_softc->saip.sc_iot,
194 1.1.2.2 skrll pxa2x0_softc->saip.sc_gpioh,
195 1.1.2.2 skrll GPIO_GPDR0, (0x01<<DEBUG_GPIO) | (0x01<<DEBUG_GPIO2) |
196 1.1.2.2 skrll bus_space_read_4(pxa2x0_softc->saip.sc_iot, pxa2x0_softc->saip.sc_gpioh,
197 1.1.2.2 skrll GPIO_GPDR0));
198 1.1.2.2 skrll
199 1.1.2.2 skrll #endif
200 1.1.2.2 skrll /* delay intr_establish until this IF is enabled
201 1.1.2.2 skrll to avoid spurious interrupts. */
202 1.1.2.2 skrll sc->nsc.sc_dp8390.sc_enabled = 0;
203 1.1.2.2 skrll sc->nsc.sc_dp8390.sc_enable = ne_obio_enable;
204 1.1.2.2 skrll sc->intr_no = oba->oba_intr;
205 1.1.2.2 skrll
206 1.1.2.2 skrll if( ne2000_attach( &sc->nsc, my_ea ) )
207 1.1.2.2 skrll goto out;
208 1.1.2.2 skrll
209 1.1.2.2 skrll #ifndef ED_DCR_RDCR
210 1.1.2.2 skrll #define ED_DCR_RDCR 0
211 1.1.2.2 skrll #endif
212 1.1.2.2 skrll
213 1.1.2.2 skrll bus_space_write_1(iot, nioh, ED_P0_DCR, ED_DCR_RDCR|ED_DCR_WTS);
214 1.1.2.2 skrll
215 1.1.2.2 skrll return;
216 1.1.2.2 skrll
217 1.1.2.2 skrll out:
218 1.1.2.2 skrll bus_space_unmap( iot, aioh, NE2000_ASIC_NPORTS );
219 1.1.2.2 skrll out2:
220 1.1.2.2 skrll bus_space_unmap( iot, nioh, NE2000_NPORTS );
221 1.1.2.2 skrll return;
222 1.1.2.2 skrll }
223 1.1.2.2 skrll
224 1.1.2.2 skrll #if 0
225 1.1.2.2 skrll void debug_obio_ne(struct dp8390_softc *);
226 1.1.2.2 skrll void
227 1.1.2.2 skrll debug_obio_ne(struct dp8390_softc *sc)
228 1.1.2.2 skrll {
229 1.1.2.2 skrll struct obio_softc *osc = (struct obio_softc *)(sc->sc_dev.dv_parent);
230 1.1.2.2 skrll struct pxa2x0_softc *psc = (struct pxa2x0_softc *)(osc->sc_dev.dv_parent);
231 1.1.2.2 skrll
232 1.1.2.2 skrll printf( "ISR=%02x obio: pending=(%x,%x) mask=%x pending=%x mask=%x\n",
233 1.1.2.2 skrll bus_space_read_1(sc->sc_regt, sc->sc_regh,
234 1.1.2.2 skrll ED_P0_ISR ),
235 1.1.2.2 skrll bus_space_read_2(osc->sc_iot, osc->sc_obioreg_ioh, G4250EBX_INTSTS1),
236 1.1.2.2 skrll bus_space_read_2(osc->sc_iot, osc->sc_obioreg_ioh, G4250EBX_INTSTS2),
237 1.1.2.2 skrll bus_space_read_2(osc->sc_iot, osc->sc_obioreg_ioh, G4250EBX_INTMASK),
238 1.1.2.2 skrll osc->sc_intr_pending,
239 1.1.2.2 skrll osc->sc_intr_mask );
240 1.1.2.2 skrll
241 1.1.2.2 skrll printf( "intc: mask=%08x pending=%08x\n",
242 1.1.2.2 skrll bus_space_read_4(psc->saip.sc_iot, psc->saip.sc_ioh, SAIPIC_MR ),
243 1.1.2.2 skrll bus_space_read_4(psc->saip.sc_iot, psc->saip.sc_ioh, SAIPIC_IP ) );
244 1.1.2.2 skrll }
245 1.1.2.2 skrll #endif
246 1.1.2.2 skrll
247 1.1.2.2 skrll #ifdef DEBUG_GPIO2
248 1.1.2.2 skrll void dp8390_debug_overrun(void);
249 1.1.2.2 skrll void dp8390_debug_overrun(void)
250 1.1.2.2 skrll {
251 1.1.2.2 skrll static int toggle=0;
252 1.1.2.2 skrll
253 1.1.2.2 skrll //printf( "ne_obio_intr arg=%p\n", arg );
254 1.1.2.2 skrll bus_space_write_4( pxa2x0_softc->saip.sc_iot,
255 1.1.2.2 skrll pxa2x0_softc->saip.sc_gpioh,
256 1.1.2.2 skrll toggle ? GPIO_GPCR0 : GPIO_GPSR0,
257 1.1.2.2 skrll 1U<<DEBUG_GPIO2 );
258 1.1.2.2 skrll toggle ^= 1;
259 1.1.2.2 skrll
260 1.1.2.2 skrll }
261 1.1.2.2 skrll #endif
262