Home | History | Annotate | Line # | Download | only in gumstix
gumstix_machdep.c revision 1.69.2.1
      1  1.69.2.1   thorpej /*	$NetBSD: gumstix_machdep.c,v 1.69.2.1 2020/12/14 14:37:52 thorpej Exp $ */
      2       1.1  kiyohara /*
      3       1.3  kiyohara  * Copyright (C) 2005, 2006, 2007  WIDE Project and SOUM Corporation.
      4       1.1  kiyohara  * All rights reserved.
      5       1.1  kiyohara  *
      6       1.1  kiyohara  * Written by Takashi Kiyohara and Susumu Miki for WIDE Project and SOUM
      7       1.1  kiyohara  * Corporation.
      8       1.1  kiyohara  *
      9       1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
     10       1.1  kiyohara  * modification, are permitted provided that the following conditions
     11       1.1  kiyohara  * are met:
     12       1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     13       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     14       1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     16       1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     17       1.1  kiyohara  * 3. Neither the name of the project nor the name of SOUM Corporation
     18       1.1  kiyohara  *    may be used to endorse or promote products derived from this software
     19       1.1  kiyohara  *    without specific prior written permission.
     20       1.1  kiyohara  *
     21       1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE PROJECT and SOUM CORPORATION ``AS IS''
     22       1.1  kiyohara  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23       1.1  kiyohara  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24       1.1  kiyohara  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE PROJECT AND SOUM CORPORATION
     25       1.1  kiyohara  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26       1.1  kiyohara  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27       1.1  kiyohara  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28       1.1  kiyohara  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29       1.1  kiyohara  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30       1.1  kiyohara  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31       1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     32       1.1  kiyohara  */
     33       1.1  kiyohara /*
     34      1.17  kiyohara  * Copyright (c) 2002, 2003, 2004, 2005  Genetec Corporation.
     35       1.1  kiyohara  * All rights reserved.
     36       1.1  kiyohara  *
     37       1.1  kiyohara  * Written by Hiroyuki Bessho for Genetec Corporation.
     38       1.1  kiyohara  *
     39       1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
     40       1.1  kiyohara  * modification, are permitted provided that the following conditions
     41       1.1  kiyohara  * are met:
     42       1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     43       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     44       1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     45       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     46       1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     47      1.17  kiyohara  * 3. The name of Genetec Corporation may not be used to endorse or
     48       1.1  kiyohara  *    promote products derived from this software without specific prior
     49       1.1  kiyohara  *    written permission.
     50       1.1  kiyohara  *
     51       1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     52       1.1  kiyohara  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     53       1.1  kiyohara  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     54       1.1  kiyohara  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     55       1.1  kiyohara  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     56       1.1  kiyohara  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     57       1.1  kiyohara  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     58       1.1  kiyohara  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     59       1.1  kiyohara  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     60       1.1  kiyohara  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     61       1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     62       1.1  kiyohara  *
     63      1.36       wiz  * Machine dependent functions for kernel setup for Genetec G4250EBX
     64       1.1  kiyohara  * evaluation board.
     65      1.17  kiyohara  *
     66       1.1  kiyohara  * Based on iq80310_machhdep.c
     67       1.1  kiyohara  */
     68       1.1  kiyohara /*
     69       1.1  kiyohara  * Copyright (c) 2001 Wasabi Systems, Inc.
     70       1.1  kiyohara  * All rights reserved.
     71       1.1  kiyohara  *
     72       1.1  kiyohara  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
     73       1.1  kiyohara  *
     74       1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
     75       1.1  kiyohara  * modification, are permitted provided that the following conditions
     76       1.1  kiyohara  * are met:
     77       1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     78       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     79       1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     80       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     81       1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     82       1.1  kiyohara  * 3. All advertising materials mentioning features or use of this software
     83       1.1  kiyohara  *    must display the following acknowledgement:
     84       1.1  kiyohara  *	This product includes software developed for the NetBSD Project by
     85       1.1  kiyohara  *	Wasabi Systems, Inc.
     86       1.1  kiyohara  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     87       1.1  kiyohara  *    or promote products derived from this software without specific prior
     88       1.1  kiyohara  *    written permission.
     89       1.1  kiyohara  *
     90       1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     91       1.1  kiyohara  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     92       1.1  kiyohara  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     93       1.1  kiyohara  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     94       1.1  kiyohara  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     95       1.1  kiyohara  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     96       1.1  kiyohara  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     97       1.1  kiyohara  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     98       1.1  kiyohara  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     99       1.1  kiyohara  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
    100       1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
    101       1.1  kiyohara  */
    102       1.1  kiyohara 
    103       1.1  kiyohara /*
    104       1.1  kiyohara  * Copyright (c) 1997,1998 Mark Brinicombe.
    105       1.1  kiyohara  * Copyright (c) 1997,1998 Causality Limited.
    106       1.1  kiyohara  * All rights reserved.
    107       1.1  kiyohara  *
    108       1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
    109       1.1  kiyohara  * modification, are permitted provided that the following conditions
    110       1.1  kiyohara  * are met:
    111       1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
    112       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
    113       1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
    114       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
    115       1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
    116       1.1  kiyohara  * 3. All advertising materials mentioning features or use of this software
    117       1.1  kiyohara  *    must display the following acknowledgement:
    118       1.1  kiyohara  *	This product includes software developed by Mark Brinicombe
    119       1.1  kiyohara  *	for the NetBSD Project.
    120       1.1  kiyohara  * 4. The name of the company nor the name of the author may be used to
    121       1.1  kiyohara  *    endorse or promote products derived from this software without specific
    122       1.1  kiyohara  *    prior written permission.
    123       1.1  kiyohara  *
    124       1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
    125       1.1  kiyohara  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
    126       1.1  kiyohara  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
    127       1.1  kiyohara  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
    128       1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
    129       1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
    130       1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
    131       1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
    132       1.1  kiyohara  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
    133       1.1  kiyohara  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
    134       1.1  kiyohara  * SUCH DAMAGE.
    135       1.1  kiyohara  *
    136      1.36       wiz  * Machine dependent functions for kernel setup for Intel IQ80310 evaluation
    137       1.1  kiyohara  * boards using RedBoot firmware.
    138       1.1  kiyohara  */
    139       1.1  kiyohara 
    140      1.60     skrll #include "opt_arm_debug.h"
    141      1.52  kiyohara #include "opt_com.h"
    142      1.61     skrll #include "opt_console.h"
    143      1.52  kiyohara #include "opt_cputypes.h"
    144      1.29  kiyohara #include "opt_evbarm_boardtype.h"
    145      1.31  kiyohara #include "opt_gumstix.h"
    146      1.52  kiyohara #include "opt_kgdb.h"
    147      1.52  kiyohara #include "opt_multiprocessor.h"
    148      1.52  kiyohara #if defined(OVERO) || defined(DUOVERO) || defined(PEPPER)
    149      1.30  kiyohara #include "opt_omap.h"
    150      1.52  kiyohara 
    151      1.52  kiyohara #if defined(DUOVERO)
    152      1.52  kiyohara #include "arml2cc.h"
    153      1.52  kiyohara #endif
    154      1.32  kiyohara #include "prcm.h"
    155       1.1  kiyohara 
    156      1.67  jmcneill #include "arma9tmr.h"
    157      1.67  jmcneill #include "armgtmr.h"
    158      1.68     skrll #endif
    159      1.67  jmcneill 
    160       1.1  kiyohara #include <sys/param.h>
    161      1.26  kiyohara #include <sys/conf.h>
    162       1.1  kiyohara #include <sys/device.h>
    163      1.26  kiyohara #include <sys/exec.h>
    164       1.1  kiyohara #include <sys/kernel.h>
    165       1.1  kiyohara #include <sys/proc.h>
    166       1.1  kiyohara #include <sys/reboot.h>
    167      1.26  kiyohara #include <sys/systm.h>
    168       1.1  kiyohara #include <sys/termios.h>
    169      1.47      matt #include <sys/bus.h>
    170      1.47      matt #include <sys/cpu.h>
    171      1.52  kiyohara #include <sys/gpio.h>
    172      1.52  kiyohara 
    173      1.52  kiyohara #include <prop/proplib.h>
    174       1.1  kiyohara 
    175      1.49  kiyohara #include <uvm/uvm_extern.h>
    176      1.49  kiyohara 
    177      1.52  kiyohara #include <arm/mainbus/mainbus.h>	/* don't reorder */
    178      1.52  kiyohara 
    179      1.52  kiyohara #include <machine/autoconf.h>		/* don't reorder */
    180       1.1  kiyohara #include <machine/bootconfig.h>
    181      1.47      matt #include <arm/locore.h>
    182       1.1  kiyohara 
    183       1.1  kiyohara #include <arm/arm32/machdep.h>
    184      1.62     skrll 
    185      1.52  kiyohara #include <arm/omap/omap2_obiovar.h>
    186      1.52  kiyohara #include <arm/omap/am335x_prcm.h>
    187      1.52  kiyohara #include <arm/omap/omap2_gpio.h>
    188      1.30  kiyohara #include <arm/omap/omap2_gpmcreg.h>
    189      1.32  kiyohara #include <arm/omap/omap2_prcm.h>
    190      1.52  kiyohara #if defined(OVERO) || defined(DUOVERO) || defined(PEPPER)
    191      1.52  kiyohara #include <arm/omap/omap2_reg.h>		/* Must required "opt_omap.h" */
    192      1.52  kiyohara #endif
    193      1.52  kiyohara #include <arm/omap/omap3_sdmmcreg.h>
    194      1.27  kiyohara #include <arm/omap/omap_var.h>
    195      1.27  kiyohara #include <arm/omap/omap_com.h>
    196      1.55  kiyohara #include <arm/omap/tifbvar.h>
    197      1.62     skrll 
    198       1.1  kiyohara #include <arm/xscale/pxa2x0reg.h>
    199       1.1  kiyohara #include <arm/xscale/pxa2x0var.h>
    200       1.1  kiyohara #include <arm/xscale/pxa2x0_gpio.h>
    201       1.1  kiyohara #include <evbarm/gumstix/gumstixreg.h>
    202       1.1  kiyohara #include <evbarm/gumstix/gumstixvar.h>
    203       1.1  kiyohara 
    204      1.62     skrll #include <arm/cortex/pl310_var.h>
    205      1.62     skrll #include <arm/cortex/pl310_reg.h>
    206      1.62     skrll #include <arm/cortex/scu_reg.h>
    207      1.62     skrll 
    208      1.62     skrll #include <arm/cortex/a9tmr_var.h>
    209      1.62     skrll 
    210      1.62     skrll #include <arm/cortex/gtmr_var.h>
    211      1.62     skrll 
    212      1.26  kiyohara #include <dev/cons.h>
    213      1.26  kiyohara 
    214      1.26  kiyohara #ifdef KGDB
    215      1.26  kiyohara #include <sys/kgdb.h>
    216      1.26  kiyohara #endif
    217      1.26  kiyohara 
    218      1.62     skrll #ifdef VERBOSE_INIT_ARM
    219      1.62     skrll #define VPRINTF(...)	printf(__VA_ARGS__)
    220      1.62     skrll #else
    221      1.62     skrll #define VPRINTF(...)	__nothing
    222      1.62     skrll #endif
    223      1.62     skrll 
    224       1.1  kiyohara /*
    225      1.58     skrll  * The range 0xc1000000 - 0xfd000000 is available for kernel VM space
    226      1.58     skrll  * Core-logic registers and I/O mappings occupy
    227      1.58     skrll  *
    228      1.58     skrll  *    0xfd000000 - 0xfd800000	on gumstix
    229      1.58     skrll  *    0xc0000000 - 0xc0400000	on overo, duovero and pepper
    230       1.1  kiyohara  */
    231      1.49  kiyohara #ifndef KERNEL_VM_BASE
    232      1.58     skrll #define	KERNEL_VM_BASE		0xc8000000
    233      1.49  kiyohara #endif
    234      1.58     skrll #define KERNEL_VM_SIZE		0x35000000
    235       1.1  kiyohara 
    236       1.1  kiyohara BootConfig bootconfig;		/* Boot config storage */
    237       1.1  kiyohara static char bootargs[MAX_BOOT_STRING];
    238      1.38       mrg const size_t bootargs_len = sizeof(bootargs) - 1;	/* without nul */
    239       1.1  kiyohara char *boot_args = NULL;
    240       1.1  kiyohara 
    241       1.1  kiyohara uint32_t system_serial_high;
    242       1.1  kiyohara uint32_t system_serial_low;
    243       1.1  kiyohara 
    244       1.1  kiyohara /* Prototypes */
    245      1.27  kiyohara #if defined(GUMSTIX)
    246       1.3  kiyohara static void	read_system_serial(void);
    247      1.52  kiyohara #endif
    248      1.52  kiyohara #if defined(OMAP2)
    249      1.52  kiyohara static void	omap_reset(void);
    250      1.48  kiyohara static void	find_cpu_clock(void);
    251      1.27  kiyohara #endif
    252       1.3  kiyohara static void	process_kernel_args(int, char *[]);
    253      1.25  kiyohara static void	process_kernel_args_liner(char *);
    254       1.3  kiyohara #ifdef KGDB
    255       1.3  kiyohara static void	kgdb_port_init(void);
    256       1.3  kiyohara #endif
    257      1.28  kiyohara static void	gumstix_device_register(device_t, void *);
    258       1.1  kiyohara 
    259       1.1  kiyohara bs_protos(bs_notimpl);
    260       1.1  kiyohara 
    261       1.1  kiyohara #include "com.h"
    262       1.1  kiyohara #if NCOM > 0
    263       1.1  kiyohara #include <dev/ic/comreg.h>
    264       1.1  kiyohara #include <dev/ic/comvar.h>
    265       1.1  kiyohara #endif
    266       1.1  kiyohara 
    267      1.52  kiyohara #if defined(CPU_XSCALE)
    268      1.15  kiyohara #include "lcd.h"
    269      1.27  kiyohara #endif
    270      1.15  kiyohara 
    271       1.1  kiyohara #ifndef CONSPEED
    272       1.1  kiyohara #define CONSPEED B115200	/* It's a setting of the default of u-boot */
    273       1.1  kiyohara #endif
    274       1.1  kiyohara #ifndef CONMODE
    275       1.1  kiyohara #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    276       1.1  kiyohara #endif
    277       1.1  kiyohara 
    278       1.1  kiyohara int comcnspeed = CONSPEED;
    279       1.1  kiyohara int comcnmode = CONMODE;
    280       1.1  kiyohara 
    281      1.25  kiyohara #ifdef GUMSTIX_NETBSD_ARGS_CONSOLE
    282      1.25  kiyohara static char console[16];
    283      1.25  kiyohara #endif
    284      1.25  kiyohara 
    285      1.55  kiyohara const struct tifb_panel_info *tifb_panel_info = NULL;
    286      1.52  kiyohara /* Use TPS65217 White LED Driver */
    287      1.52  kiyohara bool use_tps65217_wled = false;
    288      1.52  kiyohara 
    289      1.52  kiyohara extern void gxio_config(void);
    290       1.5  kiyohara extern void gxio_config_expansion(char *);
    291       1.3  kiyohara 
    292       1.1  kiyohara 
    293      1.25  kiyohara static inline pd_entry_t *
    294       1.1  kiyohara read_ttb(void)
    295       1.1  kiyohara {
    296      1.27  kiyohara 	long ttb;
    297       1.1  kiyohara 
    298      1.27  kiyohara 	__asm volatile("mrc	p15, 0, %0, c2, c0, 0" : "=r" (ttb));
    299       1.1  kiyohara 
    300      1.27  kiyohara 	return (pd_entry_t *)(ttb & ~((1<<14)-1));
    301       1.1  kiyohara }
    302       1.1  kiyohara 
    303       1.1  kiyohara /*
    304       1.1  kiyohara  * Static device mappings. These peripheral registers are mapped at
    305       1.1  kiyohara  * fixed virtual addresses very early in initarm() so that we can use
    306       1.1  kiyohara  * them while booting the kernel, and stay at the same address
    307       1.1  kiyohara  * throughout whole kernel's life time.
    308       1.1  kiyohara  *
    309       1.1  kiyohara  * We use this table twice; once with bootstrap page table, and once
    310       1.1  kiyohara  * with kernel's page table which we build up in initarm().
    311       1.1  kiyohara  *
    312       1.1  kiyohara  * Since we map these registers into the bootstrap page table using
    313       1.1  kiyohara  * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
    314       1.1  kiyohara  * registers segment-aligned and segment-rounded in order to avoid
    315       1.1  kiyohara  * using the 2nd page tables.
    316       1.1  kiyohara  */
    317       1.1  kiyohara 
    318       1.1  kiyohara #define	_A(a)	((a) & ~L1_S_OFFSET)
    319       1.1  kiyohara #define	_S(s)	(((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
    320       1.1  kiyohara 
    321       1.1  kiyohara static const struct pmap_devmap gumstix_devmap[] = {
    322      1.27  kiyohara #if defined(GUMSTIX)
    323       1.1  kiyohara 	{
    324       1.1  kiyohara 		GUMSTIX_GPIO_VBASE,
    325       1.1  kiyohara 		_A(PXA2X0_GPIO_BASE),
    326       1.1  kiyohara 		_S(PXA250_GPIO_SIZE),
    327      1.27  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    328      1.27  kiyohara 		PTE_NOCACHE,
    329       1.1  kiyohara 	},
    330       1.1  kiyohara 	{
    331      1.12     cliff 		GUMSTIX_CLKMAN_VBASE,
    332      1.12     cliff 		_A(PXA2X0_CLKMAN_BASE),
    333      1.12     cliff 		_S(PXA2X0_CLKMAN_SIZE),
    334      1.27  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    335      1.27  kiyohara 		PTE_NOCACHE,
    336       1.1  kiyohara 	},
    337       1.1  kiyohara 	{
    338       1.1  kiyohara 		GUMSTIX_INTCTL_VBASE,
    339       1.1  kiyohara 		_A(PXA2X0_INTCTL_BASE),
    340       1.1  kiyohara 		_S(PXA2X0_INTCTL_SIZE),
    341      1.27  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    342      1.27  kiyohara 		PTE_NOCACHE,
    343       1.1  kiyohara 	},
    344       1.1  kiyohara 	{
    345       1.1  kiyohara 		GUMSTIX_FFUART_VBASE,
    346       1.1  kiyohara 		_A(PXA2X0_FFUART_BASE),
    347       1.1  kiyohara 		_S(4 * COM_NPORTS),
    348      1.27  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    349      1.27  kiyohara 		PTE_NOCACHE,
    350       1.1  kiyohara 	},
    351       1.1  kiyohara 	{
    352       1.3  kiyohara 		GUMSTIX_STUART_VBASE,
    353       1.3  kiyohara 		_A(PXA2X0_STUART_BASE),
    354       1.3  kiyohara 		_S(4 * COM_NPORTS),
    355      1.27  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    356      1.27  kiyohara 		PTE_NOCACHE,
    357       1.3  kiyohara 	},
    358       1.3  kiyohara 	{
    359       1.1  kiyohara 		GUMSTIX_BTUART_VBASE,
    360       1.1  kiyohara 		_A(PXA2X0_BTUART_BASE),
    361       1.1  kiyohara 		_S(4 * COM_NPORTS),
    362      1.27  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    363      1.27  kiyohara 		PTE_NOCACHE,
    364       1.1  kiyohara 	},
    365       1.3  kiyohara 	{
    366       1.3  kiyohara 		GUMSTIX_HWUART_VBASE,
    367       1.3  kiyohara 		_A(PXA2X0_HWUART_BASE),
    368       1.3  kiyohara 		_S(4 * COM_NPORTS),
    369      1.27  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    370      1.27  kiyohara 		PTE_NOCACHE,
    371       1.3  kiyohara 	},
    372      1.15  kiyohara 	{
    373      1.15  kiyohara 		GUMSTIX_LCDC_VBASE,
    374      1.15  kiyohara 		_A(PXA2X0_LCDC_BASE),
    375      1.15  kiyohara 		_S(4 * COM_NPORTS),
    376      1.27  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    377      1.27  kiyohara 		PTE_NOCACHE,
    378      1.27  kiyohara 	},
    379      1.27  kiyohara #elif defined(OVERO)
    380      1.52  kiyohara 	{	/* SCM, PRCM */
    381      1.51  kiyohara 		OVERO_L4_CORE_VBASE,
    382      1.51  kiyohara 		_A(OMAP3530_L4_CORE_BASE),
    383      1.51  kiyohara 		_S(L1_S_SIZE),		/* No need 16MB.  Use only first 1MB */
    384      1.51  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    385      1.51  kiyohara 		PTE_NOCACHE
    386      1.51  kiyohara 	},
    387      1.52  kiyohara 	{	/* Console, GPIO[2-6] */
    388      1.27  kiyohara 		OVERO_L4_PERIPHERAL_VBASE,
    389      1.27  kiyohara 		_A(OMAP3530_L4_PERIPHERAL_BASE),
    390      1.27  kiyohara 		_S(OMAP3530_L4_PERIPHERAL_SIZE),
    391      1.27  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    392      1.27  kiyohara 		PTE_NOCACHE
    393      1.15  kiyohara 	},
    394      1.52  kiyohara 	{	/* GPIO1 */
    395      1.52  kiyohara 		OVERO_L4_WAKEUP_VBASE,
    396      1.52  kiyohara 		_A(OMAP3530_L4_WAKEUP_BASE),
    397      1.52  kiyohara 		_S(OMAP3530_L4_WAKEUP_SIZE),
    398      1.52  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    399      1.52  kiyohara 		PTE_NOCACHE
    400      1.52  kiyohara 	},
    401      1.30  kiyohara 	{
    402      1.30  kiyohara 		OVERO_GPMC_VBASE,
    403      1.30  kiyohara 		_A(GPMC_BASE),
    404      1.30  kiyohara 		_S(GPMC_SIZE),
    405      1.30  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    406      1.30  kiyohara 		PTE_NOCACHE
    407      1.30  kiyohara 	},
    408      1.62     skrll 	{
    409      1.62     skrll 		OVERO_SRDC_VBASE,
    410      1.62     skrll 		_A(OMAP3530_SDRC_BASE),
    411      1.62     skrll 		_S(OMAP3530_SDRC_SIZE),
    412      1.62     skrll 		VM_PROT_READ | VM_PROT_WRITE,
    413      1.62     skrll 		PTE_NOCACHE
    414      1.62     skrll 	},
    415      1.52  kiyohara #elif defined(DUOVERO)
    416      1.52  kiyohara 	{
    417      1.52  kiyohara 		DUOVERO_L4_CM_VBASE,
    418      1.52  kiyohara 		_A(OMAP4430_L4_CORE_BASE + 0x100000),
    419      1.52  kiyohara 		_S(L1_S_SIZE),
    420      1.52  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    421      1.52  kiyohara 		PTE_NOCACHE
    422      1.52  kiyohara 	},
    423      1.52  kiyohara 	{	/* Console, SCU, L2CC, GPIO[2-6] */
    424      1.52  kiyohara 		DUOVERO_L4_PERIPHERAL_VBASE,
    425      1.52  kiyohara 		_A(OMAP4430_L4_PERIPHERAL_BASE),
    426      1.52  kiyohara 		_S(L1_S_SIZE * 3),
    427      1.52  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    428      1.52  kiyohara 		PTE_NOCACHE
    429      1.52  kiyohara 	},
    430      1.52  kiyohara 	{	/* PRCM, GPIO1 */
    431      1.52  kiyohara 		DUOVERO_L4_WAKEUP_VBASE,
    432      1.52  kiyohara 		_A(OMAP4430_L4_WAKEUP_BASE),
    433      1.52  kiyohara 		_S(OMAP4430_L4_WAKEUP_SIZE),
    434      1.52  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    435      1.52  kiyohara 		PTE_NOCACHE
    436      1.52  kiyohara 	},
    437      1.52  kiyohara 	{
    438      1.52  kiyohara 		DUOVERO_GPMC_VBASE,
    439      1.52  kiyohara 		_A(GPMC_BASE),
    440      1.52  kiyohara 		_S(GPMC_SIZE),
    441      1.52  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    442      1.52  kiyohara 		PTE_NOCACHE
    443      1.52  kiyohara 	},
    444      1.62     skrll 	{
    445      1.62     skrll 		DUOVERO_DMM_VBASE,
    446      1.62     skrll 		_A(OMAP4430_DMM_BASE),
    447      1.62     skrll 		_S(OMAP4430_DMM_SIZE),
    448      1.62     skrll 		VM_PROT_READ | VM_PROT_WRITE,
    449      1.62     skrll 		PTE_NOCACHE
    450      1.62     skrll 	},
    451      1.52  kiyohara #elif defined(PEPPER)
    452      1.52  kiyohara 	{
    453      1.52  kiyohara 		/* CM, Control Module, GPIO0, Console */
    454      1.52  kiyohara 		PEPPER_PRCM_VBASE,
    455      1.52  kiyohara 		_A(OMAP2_CM_BASE),
    456      1.52  kiyohara 		_S(L1_S_SIZE),
    457      1.52  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    458      1.52  kiyohara 		PTE_NOCACHE
    459      1.52  kiyohara 	},
    460      1.52  kiyohara 	{
    461      1.52  kiyohara 		/* GPIO[1-3] */
    462      1.52  kiyohara 		PEPPER_L4_PERIPHERAL_VBASE,
    463      1.52  kiyohara 		_A(TI_AM335X_L4_PERIPHERAL_BASE),
    464      1.52  kiyohara 		_S(L1_S_SIZE),
    465      1.52  kiyohara 		VM_PROT_READ | VM_PROT_WRITE,
    466      1.52  kiyohara 		PTE_NOCACHE
    467      1.52  kiyohara 	},
    468      1.27  kiyohara #endif
    469      1.27  kiyohara 	{ 0, 0, 0, 0, 0 }
    470       1.1  kiyohara };
    471       1.1  kiyohara 
    472       1.1  kiyohara #undef	_A
    473       1.1  kiyohara #undef	_S
    474       1.1  kiyohara 
    475      1.62     skrll #ifdef MULTIPROCESSOR
    476      1.62     skrll void gumstix_cpu_hatch(struct cpu_info *);
    477      1.62     skrll 
    478      1.62     skrll void
    479      1.62     skrll gumstix_cpu_hatch(struct cpu_info *ci)
    480      1.62     skrll {
    481      1.67  jmcneill #if NARMA9TMR > 0
    482      1.67  jmcneill 	if (CPU_ID_CORTEX_A9_P(curcpu()->ci_arm_cpuid)) {
    483      1.67  jmcneill 		a9tmr_init_cpu_clock(ci);
    484      1.67  jmcneill 	}
    485      1.67  jmcneill #endif
    486      1.67  jmcneill #if NARMGTMR > 0
    487      1.67  jmcneill 	if (CPU_ID_CORTEX_A7_P(curcpu()->ci_arm_cpuid) ||
    488      1.67  jmcneill 	    CPU_ID_CORTEX_A15_P(curcpu()->ci_arm_cpuid)) {
    489      1.67  jmcneill 		gtmr_init_cpu_clock(ci);
    490      1.67  jmcneill 	}
    491      1.62     skrll #endif
    492      1.62     skrll }
    493      1.62     skrll #endif
    494      1.62     skrll 
    495      1.62     skrll 
    496      1.62     skrll static void
    497      1.62     skrll gumstix_mpstart(void)
    498      1.62     skrll {
    499      1.62     skrll #if defined(MULTIPROCESSOR)
    500      1.62     skrll 	const bus_space_tag_t iot = &omap_bs_tag;
    501      1.62     skrll 	int error;
    502      1.62     skrll 
    503      1.67  jmcneill 	if (CPU_ID_CORTEX_A9_P(curcpu()->ci_arm_cpuid)) {
    504      1.67  jmcneill 		bus_space_handle_t scu_ioh;
    505      1.67  jmcneill 		error = bus_space_map(iot, OMAP4_SCU_BASE, OMAP4_SCU_SIZE, 0, &scu_ioh);
    506      1.67  jmcneill 		if (error)
    507      1.67  jmcneill 			panic("Could't map OMAP4_SCU_BASE");
    508      1.67  jmcneill 
    509      1.67  jmcneill 		/*
    510      1.67  jmcneill 		 * Invalidate all SCU cache tags. That is, for all cores (0-3)
    511      1.67  jmcneill 		 */
    512      1.67  jmcneill 		bus_space_write_4(iot, scu_ioh, SCU_INV_ALL_REG, 0xffff);
    513      1.62     skrll 
    514      1.67  jmcneill 		uint32_t diagctl = bus_space_read_4(iot, scu_ioh, SCU_DIAG_CONTROL);
    515      1.67  jmcneill 		diagctl |= SCU_DIAG_DISABLE_MIGBIT;
    516      1.67  jmcneill 		bus_space_write_4(iot, scu_ioh, SCU_DIAG_CONTROL, diagctl);
    517      1.62     skrll 
    518      1.67  jmcneill 		uint32_t scu_ctl = bus_space_read_4(iot, scu_ioh, SCU_CTL);
    519      1.67  jmcneill 		scu_ctl |= SCU_CTL_SCU_ENA;
    520      1.67  jmcneill 		bus_space_write_4(iot, scu_ioh, SCU_CTL, scu_ctl);
    521      1.62     skrll 
    522      1.67  jmcneill 		armv7_dcache_wbinv_all();
    523      1.67  jmcneill 	}
    524      1.62     skrll 
    525      1.62     skrll 	bus_space_handle_t wugen_ioh;
    526      1.62     skrll 	error = bus_space_map(iot, OMAP4_WUGEN_BASE, OMAP4_WUGEN_SIZE, 0,
    527      1.62     skrll 	    &wugen_ioh);
    528      1.62     skrll 	if (error)
    529      1.62     skrll 		panic("Couldn't map OMAP4_WUGEN_BASE");
    530      1.62     skrll 	const paddr_t mpstart = KERN_VTOPHYS((vaddr_t)cpu_mpstart);
    531      1.62     skrll 
    532      1.62     skrll 	bus_space_write_4(iot, wugen_ioh, OMAP4_AUX_CORE_BOOT1, mpstart);
    533      1.62     skrll 
    534      1.62     skrll 	for (size_t i = 1; i < arm_cpu_max; i++) {
    535      1.62     skrll 		uint32_t boot = bus_space_read_4(iot, wugen_ioh, OMAP4_AUX_CORE_BOOT0);
    536      1.62     skrll 		boot |= __SHIFTIN(0xf, i * 4);
    537      1.62     skrll 		bus_space_write_4(iot, wugen_ioh, OMAP4_AUX_CORE_BOOT0, boot);
    538      1.62     skrll 	}
    539      1.62     skrll 
    540      1.69     skrll 	dsb(sy);
    541  1.69.2.1   thorpej 	sev();
    542      1.62     skrll 
    543  1.69.2.1   thorpej 	u_int i;
    544  1.69.2.1   thorpej 	for (i = 0x10000000; i > 0; i--) {
    545  1.69.2.1   thorpej 		if (cpu_hatched_p(cpuindex))
    546      1.62     skrll 			break;
    547      1.62     skrll 	}
    548      1.62     skrll 
    549  1.69.2.1   thorpej 	if (i == 0) {
    550  1.69.2.1   thorpej 		aprint_error("cpu%d: WARNING: AP failed to start\n",
    551  1.69.2.1   thorpej 		    cpuindex);
    552  1.69.2.1   thorpej 	}
    553      1.62     skrll #endif
    554      1.62     skrll }
    555      1.62     skrll 
    556      1.62     skrll #if defined(CPU_CORTEX)
    557      1.62     skrll /* filled in before cleaning bss. keep in .data */
    558      1.62     skrll u_int uboot_args[4] __attribute__((__section__(".data")));
    559      1.62     skrll #else
    560      1.62     skrll extern uint32_t *uboot_args;
    561      1.62     skrll #endif
    562       1.1  kiyohara 
    563       1.1  kiyohara /*
    564      1.63     skrll  * vaddr_t initarm(...)
    565       1.1  kiyohara  *
    566       1.1  kiyohara  * Initial entry point on startup. This gets called before main() is
    567       1.1  kiyohara  * entered.
    568       1.1  kiyohara  * It should be responsible for setting up everything that must be
    569       1.1  kiyohara  * in place when main is called.
    570       1.1  kiyohara  * This includes
    571       1.1  kiyohara  *   Taking a copy of the boot configuration structure.
    572       1.1  kiyohara  *   Initialising the physical console so characters can be printed.
    573       1.1  kiyohara  *   Setting up page tables for the kernel
    574       1.1  kiyohara  *   Relocating the kernel to the bottom of physical memory
    575       1.1  kiyohara  */
    576      1.63     skrll vaddr_t
    577       1.1  kiyohara initarm(void *arg)
    578       1.1  kiyohara {
    579      1.49  kiyohara 	extern char KERNEL_BASE_phys[];
    580      1.62     skrll 	uint32_t ram_size = 0x400000;
    581      1.15  kiyohara 	enum { r0 = 0, r1 = 1, r2 = 2, r3 = 3 }; /* args from u-boot */
    582      1.27  kiyohara 
    583      1.62     skrll #if defined(OVERO) || defined(DUOVERO) /* || defined(PEPPER) */
    584      1.62     skrll 	const bus_space_tag_t iot = &omap_bs_tag;
    585      1.62     skrll #endif
    586      1.62     skrll 
    587      1.62     skrll #if defined(CPU_XSCALE)
    588      1.62     skrll 
    589      1.27  kiyohara 	/*
    590      1.48  kiyohara 	 * We mapped PA == VA in gumstix_start.S.
    591      1.48  kiyohara 	 * Also mapped SDRAM to KERNEL_BASE first 64Mbyte only with cachable.
    592      1.27  kiyohara 	 *
    593      1.27  kiyohara 	 * Gumstix (basix, connex, verdex, verdex-pro):
    594      1.27  kiyohara 	 * Physical Address Range     Description
    595      1.27  kiyohara 	 * -----------------------    ----------------------------------
    596      1.27  kiyohara 	 * 0x00000000 - 0x00ffffff    flash Memory   (16MB or 4MB)
    597      1.27  kiyohara 	 * 0x40000000 - 0x480fffff    Processor Registers
    598      1.27  kiyohara 	 * 0xa0000000 - 0xa3ffffff    SDRAM Bank 0 (64MB or 128MB)
    599      1.48  kiyohara 	 * 0xc0000000 - 0xc3ffffff    KERNEL_BASE
    600      1.27  kiyohara 	 */
    601      1.58     skrll 	extern vaddr_t xscale_cache_clean_addr;
    602      1.58     skrll 	xscale_cache_clean_addr = 0xff000000U;
    603      1.58     skrll 
    604      1.49  kiyohara 	cpu_reset_address = NULL;
    605      1.52  kiyohara #elif defined(OMAP2)
    606      1.52  kiyohara 	cpu_reset_address = omap_reset;
    607      1.49  kiyohara 
    608      1.52  kiyohara 	find_cpu_clock();
    609      1.48  kiyohara #endif
    610      1.48  kiyohara 
    611      1.27  kiyohara 	/*
    612      1.27  kiyohara 	 * Heads up ... Setup the CPU / MMU / TLB functions
    613      1.27  kiyohara 	 */
    614      1.27  kiyohara 	if (set_cpufuncs())
    615      1.27  kiyohara 		panic("cpu not recognized!");
    616       1.1  kiyohara 
    617       1.1  kiyohara 	/* map some peripheral registers at static I/O area */
    618       1.1  kiyohara 	pmap_devmap_bootstrap((vaddr_t)read_ttb(), gumstix_devmap);
    619       1.1  kiyohara 
    620      1.52  kiyohara #if defined(CPU_XSCALE)
    621       1.1  kiyohara 	/* start 32.768kHz OSC */
    622      1.12     cliff 	ioreg_write(GUMSTIX_CLKMAN_VBASE + CLKMAN_OSCC, OSCC_OON);
    623       1.1  kiyohara 
    624       1.1  kiyohara 	/* Get ready for splfoo() */
    625       1.1  kiyohara 	pxa2x0_intr_bootstrap(GUMSTIX_INTCTL_VBASE);
    626       1.1  kiyohara 
    627      1.27  kiyohara 	/* setup GPIO for {FF,ST,HW}UART. */
    628      1.27  kiyohara 	pxa2x0_gpio_bootstrap(GUMSTIX_GPIO_VBASE);
    629      1.27  kiyohara 
    630      1.27  kiyohara 	pxa2x0_clkman_bootstrap(GUMSTIX_CLKMAN_VBASE);
    631      1.27  kiyohara #endif
    632       1.1  kiyohara 
    633      1.62     skrll 
    634      1.62     skrll #if defined(OVERO)
    635      1.62     skrll 
    636      1.62     skrll #define OMAP3530_SRDC_MCFG_p(p)		(0x80 + ((p) * 0x30))
    637      1.62     skrll #define OMAP3530_SRDC_MCFG_RAMSIZE	__BITS(17,8)
    638      1.62     skrll 
    639      1.62     skrll 	bus_space_handle_t sdrcioh;
    640      1.62     skrll 	if (bus_space_map(iot, OMAP3530_SDRC_BASE, OMAP3530_SDRC_SIZE,
    641      1.62     skrll 	    0, &sdrcioh) != 0)
    642      1.62     skrll 		panic("OMAP_SDRC_BASE map failed\n");
    643      1.62     skrll 
    644      1.62     skrll 	ram_size = 0;
    645      1.62     skrll 	for (u_int p = 0; p < 2; p++) {
    646      1.62     skrll 		uint32_t mcfg = bus_space_read_4(iot, sdrcioh,
    647      1.62     skrll 		    OMAP3530_SRDC_MCFG_p(p));
    648      1.62     skrll 		ram_size += __SHIFTOUT(mcfg, OMAP3530_SRDC_MCFG_RAMSIZE) *
    649      1.62     skrll 		    (2 * 1024 * 1024);
    650      1.62     skrll 	}
    651      1.62     skrll 
    652      1.62     skrll #elif defined(DUOVERO)
    653      1.62     skrll 
    654      1.62     skrll #define OMAP4_DMM_LISA_MAP_i(i)		(0x40 + ((i) * 0x4))
    655      1.62     skrll #define  OMAP4_DMM_LISA_SYS_ADDR	__BITS(31,24)
    656      1.62     skrll #define  OMAP4_DMM_LISA_SYS_SIZE	__BITS(22,20)
    657      1.62     skrll #define  OMAP4_DMM_LISA_SDRC_ADDRSPC	__BITS(17,16)
    658      1.62     skrll 
    659      1.62     skrll 	bus_space_handle_t dmmioh;
    660      1.62     skrll 	if (bus_space_map(iot, OMAP4430_DMM_BASE, OMAP4430_DMM_SIZE, 0,
    661      1.62     skrll 	    &dmmioh) != 0)
    662      1.62     skrll 		panic("OMAP4_DMM_BASE map failed\n");
    663      1.62     skrll 
    664      1.62     skrll 	ram_size = 0;
    665      1.62     skrll 	for (u_int i = 0; i < 4; i++) {
    666      1.62     skrll 		const uint32_t lisa = bus_space_read_4(iot, dmmioh,
    667      1.62     skrll 		     OMAP4_DMM_LISA_MAP_i(i));
    668      1.62     skrll 
    669      1.62     skrll 		const uint32_t sys_addr =
    670      1.62     skrll 		    __SHIFTOUT(lisa, OMAP4_DMM_LISA_SYS_ADDR);
    671      1.62     skrll 		/* skip non-physical */
    672      1.62     skrll 		if ((sys_addr & 0x80) != 0)
    673      1.62     skrll 			continue;
    674      1.62     skrll 
    675      1.62     skrll 		const uint32_t sdrc_addrspc =
    676      1.62     skrll 		    __SHIFTOUT(lisa, OMAP4_DMM_LISA_SDRC_ADDRSPC);
    677      1.62     skrll 		/* Skip reserced areas */
    678      1.62     skrll 		if (sdrc_addrspc == 2)
    679      1.62     skrll 			continue;
    680      1.62     skrll 
    681      1.62     skrll 		const uint32_t sys_size =
    682      1.62     skrll 		    __SHIFTOUT(lisa, OMAP4_DMM_LISA_SYS_SIZE);
    683      1.62     skrll 		ram_size += (16 * 1024 * 1024) << sys_size;
    684      1.62     skrll 	}
    685      1.62     skrll 
    686      1.62     skrll 
    687      1.62     skrll #endif
    688      1.62     skrll 
    689       1.1  kiyohara 	cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
    690       1.1  kiyohara 
    691      1.52  kiyohara 	/* configure MUX, GPIO and CLK. */
    692      1.52  kiyohara 	gxio_config();
    693      1.21  kiyohara 
    694      1.25  kiyohara #ifndef GUMSTIX_NETBSD_ARGS_CONSOLE
    695       1.1  kiyohara 	consinit();
    696      1.25  kiyohara #endif
    697       1.1  kiyohara #ifdef KGDB
    698       1.1  kiyohara 	kgdb_port_init();
    699       1.1  kiyohara #endif
    700       1.1  kiyohara 
    701      1.46  kiyohara 	/*
    702       1.1  kiyohara 	 * Examine the boot args string for options we need to know about
    703       1.1  kiyohara 	 * now.
    704       1.1  kiyohara 	 */
    705      1.27  kiyohara #if defined(GUMSTIX)
    706      1.15  kiyohara #define SDRAM_START	0xa0000000UL
    707      1.52  kiyohara #elif defined(OVERO) || defined(DUOVERO) || defined(PEPPER)
    708      1.27  kiyohara #define SDRAM_START	0x80000000UL
    709      1.27  kiyohara #endif
    710      1.62     skrll 	if (uboot_args[r0] < SDRAM_START ||
    711      1.62     skrll 	    uboot_args[r0] >= SDRAM_START + ram_size)
    712      1.15  kiyohara 		/* Maybe r0 is 'argc'.  We are booted by command 'go'. */
    713      1.62     skrll 		process_kernel_args(uboot_args[r0], (char **)uboot_args[r1]);
    714      1.15  kiyohara 	else
    715      1.15  kiyohara 		/*
    716      1.15  kiyohara 		 * Maybe r3 is 'boot args string' of 'bootm'.  This string is
    717      1.15  kiyohara 		 * linely.
    718      1.15  kiyohara 		 */
    719      1.62     skrll 		process_kernel_args_liner((char *)uboot_args[r3]);
    720      1.25  kiyohara #ifdef GUMSTIX_NETBSD_ARGS_CONSOLE
    721      1.25  kiyohara 	consinit();
    722      1.25  kiyohara #endif
    723      1.25  kiyohara 
    724      1.25  kiyohara 	/* Talk to the user */
    725      1.29  kiyohara #define BDSTR(s)	_BDSTR(s)
    726      1.29  kiyohara #define _BDSTR(s)	#s
    727      1.29  kiyohara 	printf("\nNetBSD/evbarm (" BDSTR(EVBARM_BOARDTYPE) ") booting ...\n");
    728      1.25  kiyohara 
    729      1.25  kiyohara 	/* Read system serial */
    730      1.27  kiyohara #if defined(GUMSTIX)
    731      1.25  kiyohara 	read_system_serial();
    732      1.27  kiyohara #endif
    733       1.1  kiyohara 
    734      1.62     skrll 	VPRINTF("initarm: Configuring system ...\n");
    735       1.1  kiyohara 
    736      1.52  kiyohara #if defined(OMAP_4430)
    737      1.52  kiyohara 	bus_space_handle_t ioh;
    738      1.52  kiyohara 
    739      1.52  kiyohara #if NARML2CC > 0
    740      1.52  kiyohara 	/*
    741      1.52  kiyohara 	 * Initialize L2-Cache parameters
    742      1.52  kiyohara 	 */
    743      1.52  kiyohara 
    744      1.52  kiyohara 	if (bus_space_map(iot, OMAP4_L2CC_BASE, OMAP4_L2CC_SIZE, 0, &ioh) != 0)
    745      1.52  kiyohara 		panic("OMAP4_L2CC_BASE map failed\n");
    746      1.52  kiyohara 	arml2cc_init(iot, ioh, 0);
    747      1.52  kiyohara #endif
    748      1.52  kiyohara 
    749      1.52  kiyohara #ifdef MULTIPROCESSOR
    750      1.52  kiyohara 	if (bus_space_map(iot, OMAP4_SCU_BASE, SCU_SIZE, 0, &ioh) != 0)
    751      1.52  kiyohara 		panic("OMAP4_SCU_BASE map failed\n");
    752      1.56  kiyohara 	arm_cpu_max =
    753      1.52  kiyohara 	    1 + (bus_space_read_4(iot, ioh, SCU_CFG) & SCU_CFG_CPUMAX);
    754      1.52  kiyohara #endif
    755      1.52  kiyohara #endif
    756      1.52  kiyohara 
    757       1.1  kiyohara 	/* Fake bootconfig structure for the benefit of pmap.c */
    758       1.2       wiz 	/* XXX must make the memory description h/w independent */
    759       1.1  kiyohara 	bootconfig.dramblocks = 1;
    760      1.49  kiyohara 	bootconfig.dram[0].address = SDRAM_START;
    761      1.49  kiyohara 	bootconfig.dram[0].pages = ram_size / PAGE_SIZE;
    762       1.1  kiyohara 
    763      1.49  kiyohara 	KASSERT(ram_size <= KERNEL_VM_BASE - KERNEL_BASE);
    764       1.1  kiyohara 
    765      1.49  kiyohara 	arm32_bootmem_init(bootconfig.dram[0].address, ram_size,
    766      1.49  kiyohara 	    (uintptr_t) KERNEL_BASE_phys);
    767      1.49  kiyohara 	arm32_kernel_vm_init(KERNEL_VM_BASE,
    768      1.52  kiyohara #if defined(CPU_XSCALE)
    769      1.49  kiyohara 	    ARM_VECTORS_LOW,
    770      1.52  kiyohara #elif defined(CPU_CORTEX)
    771      1.49  kiyohara 	    ARM_VECTORS_HIGH,
    772      1.27  kiyohara #endif
    773      1.49  kiyohara 	    0, gumstix_devmap, true);
    774       1.1  kiyohara 
    775      1.28  kiyohara 	evbarm_device_register = gumstix_device_register;
    776      1.28  kiyohara 
    777      1.63     skrll 	vaddr_t sp = initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE, NULL, 0);
    778      1.62     skrll 
    779      1.62     skrll 	/*
    780      1.62     skrll 	 * initarm_common flushes cache if required before AP start
    781      1.62     skrll 	 */
    782      1.62     skrll 	gumstix_mpstart();
    783      1.62     skrll 
    784      1.62     skrll 	return sp;
    785       1.1  kiyohara }
    786       1.1  kiyohara 
    787      1.27  kiyohara #if defined(GUMSTIX)
    788       1.3  kiyohara static void
    789      1.14    cegger read_system_serial(void)
    790       1.1  kiyohara {
    791       1.1  kiyohara #define GUMSTIX_SYSTEM_SERIAL_ADDR	0
    792       1.1  kiyohara #define GUMSTIX_SYSTEM_SERIAL_SIZE	8
    793       1.1  kiyohara #define FLASH_OFFSET_INTEL_PROTECTION	0x81
    794       1.1  kiyohara #define FLASH_OFFSET_USER_PROTECTION	0x85
    795       1.1  kiyohara #define FLASH_CMD_READ_ID		0x90
    796       1.1  kiyohara #define FLASH_CMD_RESET			0xff
    797       1.1  kiyohara 	int i;
    798       1.1  kiyohara 	char system_serial[GUMSTIX_SYSTEM_SERIAL_SIZE], *src;
    799       1.1  kiyohara 	char x;
    800       1.1  kiyohara 
    801       1.1  kiyohara 	src = (char *)(FLASH_OFFSET_USER_PROTECTION * 2 /*word*/);
    802       1.1  kiyohara 	*(volatile uint16_t *)0 = FLASH_CMD_READ_ID;
    803       1.1  kiyohara 	memcpy(system_serial,
    804       1.1  kiyohara 	    src + GUMSTIX_SYSTEM_SERIAL_ADDR, sizeof (system_serial));
    805       1.1  kiyohara 	*(volatile uint16_t *)0 = FLASH_CMD_RESET;
    806       1.1  kiyohara 
    807       1.1  kiyohara 	for (i = 1, x = system_serial[0]; i < sizeof (system_serial); i++)
    808       1.1  kiyohara 		x &= system_serial[i];
    809       1.1  kiyohara 	if (x == 0xff) {
    810       1.1  kiyohara 		src = (char *)(FLASH_OFFSET_INTEL_PROTECTION * 2 /*word*/);
    811       1.1  kiyohara 		*(volatile uint16_t *)0 = FLASH_CMD_READ_ID;
    812       1.1  kiyohara 		memcpy(system_serial,
    813       1.1  kiyohara 		    src + GUMSTIX_SYSTEM_SERIAL_ADDR, sizeof (system_serial));
    814       1.1  kiyohara 		*(volatile uint16_t *)0 = FLASH_CMD_RESET;
    815       1.1  kiyohara 
    816       1.1  kiyohara 		/*
    817       1.1  kiyohara 		 * XXXX: Don't need ???
    818       1.1  kiyohara 		 * gumstix_serial_hash(system_serial);
    819       1.1  kiyohara 		 */
    820       1.1  kiyohara 	}
    821       1.1  kiyohara 	system_serial_high = system_serial[0] << 24 | system_serial[1] << 16 |
    822       1.1  kiyohara 	    system_serial[2] << 8 | system_serial[3];
    823       1.1  kiyohara 	system_serial_low = system_serial[4] << 24 | system_serial[5] << 16 |
    824       1.1  kiyohara 	    system_serial[6] << 8 | system_serial[7];
    825       1.1  kiyohara 
    826       1.1  kiyohara 	printf("system serial: 0x");
    827       1.1  kiyohara 	for (i = 0; i < sizeof (system_serial); i++)
    828       1.1  kiyohara 		printf("%02x", system_serial[i]);
    829       1.1  kiyohara 	printf("\n");
    830       1.1  kiyohara }
    831      1.52  kiyohara #endif
    832      1.49  kiyohara 
    833      1.52  kiyohara #if defined(OMAP2)
    834      1.49  kiyohara static void
    835      1.52  kiyohara omap_reset(void)
    836      1.49  kiyohara {
    837      1.49  kiyohara 
    838      1.52  kiyohara #if defined(TI_AM335X)
    839      1.52  kiyohara 	vaddr_t prm_base = (PEPPER_PRCM_VBASE + AM335X_PRCM_PRM_DEVICE);
    840      1.52  kiyohara 
    841      1.52  kiyohara 	*(volatile uint32_t *)(prm_base + PRM_RSTCTRL) = RST_GLOBAL_WARM_SW;
    842      1.52  kiyohara #elif defined(OMAP_4430)
    843      1.52  kiyohara 	*(volatile uint32_t *)(DUOVERO_L4_WAKEUP_VBASE + OMAP4_PRM_RSTCTRL) =
    844      1.52  kiyohara 	    OMAP4_PRM_RSTCTRL_WARM;
    845      1.52  kiyohara #endif
    846      1.52  kiyohara 
    847      1.49  kiyohara #if NPRCM > 0
    848      1.49  kiyohara 	prcm_cold_reset();
    849      1.49  kiyohara #endif
    850      1.49  kiyohara }
    851      1.49  kiyohara 
    852      1.48  kiyohara static void
    853      1.48  kiyohara find_cpu_clock(void)
    854      1.48  kiyohara {
    855      1.52  kiyohara 	const vaddr_t prm_base __unused = OMAP2_PRM_BASE;
    856      1.48  kiyohara 	const vaddr_t cm_base = OMAP2_CM_BASE;
    857      1.52  kiyohara 
    858      1.52  kiyohara #if defined(OMAP_3530)
    859      1.52  kiyohara 
    860      1.48  kiyohara 	const uint32_t prm_clksel =
    861      1.48  kiyohara 	    *(volatile uint32_t *)(prm_base + PLL_MOD + OMAP3_PRM_CLKSEL);
    862      1.48  kiyohara 	static const uint32_t prm_clksel_freqs[] = OMAP3_PRM_CLKSEL_FREQS;
    863      1.48  kiyohara 	const uint32_t sys_clk =
    864      1.48  kiyohara 	    prm_clksel_freqs[__SHIFTOUT(prm_clksel, OMAP3_PRM_CLKSEL_CLKIN)];
    865      1.48  kiyohara 	const uint32_t dpll1 =
    866      1.48  kiyohara 	    *(volatile uint32_t *)(cm_base + OMAP3_CM_CLKSEL1_PLL_MPU);
    867      1.48  kiyohara 	const uint32_t dpll2 =
    868      1.48  kiyohara 	    *(volatile uint32_t *)(cm_base + OMAP3_CM_CLKSEL2_PLL_MPU);
    869      1.48  kiyohara 	const uint32_t m =
    870      1.48  kiyohara 	    __SHIFTOUT(dpll1, OMAP3_CM_CLKSEL1_PLL_MPU_DPLL_MULT);
    871      1.48  kiyohara 	const uint32_t n = __SHIFTOUT(dpll1, OMAP3_CM_CLKSEL1_PLL_MPU_DPLL_DIV);
    872      1.48  kiyohara 	const uint32_t m2 =
    873      1.48  kiyohara 	    __SHIFTOUT(dpll2, OMAP3_CM_CLKSEL2_PLL_MPU_DPLL_CLKOUT_DIV);
    874      1.48  kiyohara 
    875      1.48  kiyohara 	/*
    876      1.48  kiyohara 	 * MPU_CLK supplies ARM_FCLK which is twice the CPU frequency.
    877      1.48  kiyohara 	 */
    878      1.48  kiyohara 	curcpu()->ci_data.cpu_cc_freq =
    879      1.48  kiyohara 	    ((sys_clk * m) / ((n + 1) * m2 * 2)) * OMAP3_PRM_CLKSEL_MULT;
    880      1.48  kiyohara 	omap_sys_clk = sys_clk * OMAP3_PRM_CLKSEL_MULT;
    881      1.52  kiyohara 
    882      1.52  kiyohara #elif defined(OMAP_4430)
    883      1.52  kiyohara 
    884      1.52  kiyohara 	const uint32_t prm_clksel =
    885      1.52  kiyohara 	    *(volatile uint32_t *)(prm_base + OMAP4_CM_SYS_CLKSEL);
    886      1.52  kiyohara 	static const uint32_t cm_clksel_freqs[] = OMAP4_CM_CLKSEL_FREQS;
    887      1.52  kiyohara 	const uint32_t sys_clk =
    888      1.52  kiyohara 	    cm_clksel_freqs[__SHIFTOUT(prm_clksel, OMAP4_CM_SYS_CLKSEL_CLKIN)];
    889      1.52  kiyohara 	const uint32_t dpll1 =
    890      1.52  kiyohara 	    *(volatile uint32_t *)(cm_base + OMAP4_CM_CLKSEL_DPLL_MPU);
    891      1.52  kiyohara 	const uint32_t dpll2 =
    892      1.52  kiyohara 	    *(volatile uint32_t *)(cm_base + OMAP4_CM_DIV_M2_DPLL_MPU);
    893      1.52  kiyohara 	const uint32_t m =
    894      1.52  kiyohara 	    __SHIFTOUT(dpll1, OMAP4_CM_CLKSEL_DPLL_MPU_DPLL_MULT);
    895      1.52  kiyohara 	const uint32_t n = __SHIFTOUT(dpll1, OMAP4_CM_CLKSEL_DPLL_MPU_DPLL_DIV);
    896      1.52  kiyohara 	const uint32_t m2 =
    897      1.52  kiyohara 	    __SHIFTOUT(dpll2, OMAP4_CM_DIV_M2_DPLL_MPU_DPLL_CLKOUT_DIV);
    898      1.52  kiyohara 
    899      1.52  kiyohara 	/*
    900      1.52  kiyohara 	 * MPU_CLK supplies ARM_FCLK which is twice the CPU frequency.
    901      1.52  kiyohara 	 */
    902      1.52  kiyohara 	curcpu()->ci_data.cpu_cc_freq =
    903      1.52  kiyohara 	    ((sys_clk * 2 * m) / ((n + 1) * m2)) * OMAP4_CM_CLKSEL_MULT / 2;
    904      1.52  kiyohara 	omap_sys_clk = sys_clk * OMAP4_CM_CLKSEL_MULT;
    905      1.52  kiyohara 
    906      1.52  kiyohara #elif defined(TI_AM335X)
    907      1.52  kiyohara 
    908      1.52  kiyohara 	prcm_bootstrap(cm_base);
    909      1.52  kiyohara 	am335x_sys_clk(TI_AM335X_CTLMOD_BASE);
    910      1.52  kiyohara 	am335x_cpu_clk();
    911      1.52  kiyohara 
    912      1.52  kiyohara #endif
    913      1.48  kiyohara }
    914      1.27  kiyohara #endif
    915       1.1  kiyohara 
    916      1.25  kiyohara #ifdef GUMSTIX_NETBSD_ARGS_BUSHEADER
    917      1.15  kiyohara static const char busheader_name[] = "busheader=";
    918      1.25  kiyohara #endif
    919      1.30  kiyohara #if defined(GUMSTIX_NETBSD_ARGS_BUSHEADER) || \
    920      1.30  kiyohara     defined(GUMSTIX_NETBSD_ARGS_EXPANSION)
    921      1.30  kiyohara static const char expansion_name[] = "expansion=";
    922      1.30  kiyohara #endif
    923      1.25  kiyohara #ifdef GUMSTIX_NETBSD_ARGS_CONSOLE
    924      1.25  kiyohara static const char console_name[] = "console=";
    925      1.25  kiyohara #endif
    926       1.3  kiyohara static void
    927       1.1  kiyohara process_kernel_args(int argc, char *argv[])
    928       1.1  kiyohara {
    929       1.5  kiyohara 	int gxio_configured = 0, i, j;
    930       1.1  kiyohara 
    931       1.1  kiyohara 	boothowto = 0;
    932       1.1  kiyohara 
    933       1.1  kiyohara 	for (i = 1, j = 0; i < argc; i++) {
    934      1.25  kiyohara #ifdef GUMSTIX_NETBSD_ARGS_BUSHEADER
    935       1.1  kiyohara 		if (!strncmp(argv[i], busheader_name, strlen(busheader_name))) {
    936      1.30  kiyohara 			/* Configure for GPIOs of busheader side */
    937       1.5  kiyohara 			gxio_config_expansion(argv[i] + strlen(busheader_name));
    938       1.5  kiyohara 			gxio_configured = 1;
    939       1.1  kiyohara 			continue;
    940       1.1  kiyohara 		}
    941      1.25  kiyohara #endif
    942      1.30  kiyohara #if defined(GUMSTIX_NETBSD_ARGS_BUSHEADER) || \
    943      1.30  kiyohara     defined(GUMSTIX_NETBSD_ARGS_EXPANSION)
    944      1.30  kiyohara 		if (!strncmp(argv[i], expansion_name, strlen(expansion_name))) {
    945      1.30  kiyohara 			/* Configure expansion */
    946      1.30  kiyohara 			gxio_config_expansion(argv[i] + strlen(expansion_name));
    947      1.30  kiyohara 			gxio_configured = 1;
    948      1.30  kiyohara 			continue;
    949      1.30  kiyohara 		}
    950      1.30  kiyohara #endif
    951      1.25  kiyohara #ifdef GUMSTIX_NETBSD_ARGS_CONSOLE
    952      1.25  kiyohara 		if (!strncmp(argv[i], console_name, strlen(console_name))) {
    953      1.25  kiyohara 			strncpy(console, argv[i] + strlen(console_name),
    954      1.25  kiyohara 			    sizeof(console));
    955      1.25  kiyohara 			consinit();
    956      1.25  kiyohara 		}
    957      1.25  kiyohara #endif
    958      1.38       mrg 		if (j == bootargs_len) {
    959       1.1  kiyohara 			*(bootargs + j) = '\0';
    960       1.1  kiyohara 			continue;
    961       1.1  kiyohara 		}
    962       1.1  kiyohara 		if (j != 0)
    963       1.1  kiyohara 			*(bootargs + j++) = ' ';
    964      1.38       mrg 		strncpy(bootargs + j, argv[i], bootargs_len - j);
    965      1.38       mrg 		bootargs[bootargs_len] = '\0';
    966       1.1  kiyohara 		j += strlen(argv[i]);
    967       1.1  kiyohara 	}
    968       1.1  kiyohara 	boot_args = bootargs;
    969       1.1  kiyohara 
    970       1.1  kiyohara 	parse_mi_bootargs(boot_args);
    971       1.5  kiyohara 
    972       1.5  kiyohara 	if (!gxio_configured)
    973       1.5  kiyohara 		gxio_config_expansion(NULL);
    974       1.1  kiyohara }
    975       1.1  kiyohara 
    976      1.15  kiyohara static void
    977      1.25  kiyohara process_kernel_args_liner(char *args)
    978      1.15  kiyohara {
    979      1.30  kiyohara 	int i = 0;
    980      1.25  kiyohara 	char *p = NULL;
    981      1.15  kiyohara 
    982      1.15  kiyohara 	boothowto = 0;
    983      1.15  kiyohara 
    984      1.15  kiyohara 	strncpy(bootargs, args, sizeof(bootargs));
    985      1.30  kiyohara #if defined(GUMSTIX_NETBSD_ARGS_BUSHEADER) || \
    986      1.30  kiyohara     defined(GUMSTIX_NETBSD_ARGS_EXPANSION)
    987      1.30  kiyohara 	{
    988      1.30  kiyohara 		char *q;
    989      1.30  kiyohara 
    990      1.30  kiyohara 		if ((p = strstr(bootargs, expansion_name)))
    991      1.30  kiyohara 			q = p + strlen(expansion_name);
    992      1.25  kiyohara #ifdef GUMSTIX_NETBSD_ARGS_BUSHEADER
    993      1.31  kiyohara 		else if ((p = strstr(bootargs, busheader_name)))
    994      1.30  kiyohara 			q = p + strlen(busheader_name);
    995      1.30  kiyohara #endif
    996      1.30  kiyohara 		if (p) {
    997      1.30  kiyohara 			char expansion[256], c;
    998      1.25  kiyohara 
    999      1.30  kiyohara 			i = 0;
   1000      1.30  kiyohara 			do {
   1001      1.30  kiyohara 				c = *(q + i);
   1002      1.30  kiyohara 				if (c == ' ')
   1003      1.30  kiyohara 					c = '\0';
   1004      1.30  kiyohara 				expansion[i++] = c;
   1005      1.30  kiyohara 			} while (c != '\0' && i < sizeof(expansion));
   1006      1.30  kiyohara 			gxio_config_expansion(expansion);
   1007      1.30  kiyohara 			strcpy(p, q + i);
   1008      1.30  kiyohara 		}
   1009      1.15  kiyohara 	}
   1010      1.25  kiyohara #endif
   1011      1.27  kiyohara 	if (p == NULL)
   1012      1.25  kiyohara 		gxio_config_expansion(NULL);
   1013      1.25  kiyohara #ifdef GUMSTIX_NETBSD_ARGS_CONSOLE
   1014      1.25  kiyohara 	p = strstr(bootargs, console_name);
   1015      1.25  kiyohara 	if (p != NULL) {
   1016      1.25  kiyohara 		char c;
   1017      1.25  kiyohara 
   1018      1.30  kiyohara 		i = 0;
   1019      1.25  kiyohara 		do {
   1020      1.25  kiyohara 			c = *(p + strlen(console_name) + i);
   1021      1.25  kiyohara 			if (c == ' ')
   1022      1.25  kiyohara 				c = '\0';
   1023      1.25  kiyohara 			console[i++] = c;
   1024      1.25  kiyohara 		} while (c != '\0' && i < sizeof(console));
   1025      1.25  kiyohara 		consinit();
   1026      1.30  kiyohara 		strcpy(p, p + strlen(console_name) + i);
   1027      1.25  kiyohara 	}
   1028      1.25  kiyohara #endif
   1029      1.15  kiyohara 	boot_args = bootargs;
   1030      1.15  kiyohara 
   1031      1.15  kiyohara 	parse_mi_bootargs(boot_args);
   1032      1.15  kiyohara }
   1033      1.15  kiyohara 
   1034       1.1  kiyohara #ifdef KGDB
   1035       1.1  kiyohara #ifndef KGDB_DEVNAME
   1036       1.6  kiyohara #define KGDB_DEVNAME	"ffuart"
   1037       1.1  kiyohara #endif
   1038       1.1  kiyohara const char kgdb_devname[] = KGDB_DEVNAME;
   1039       1.1  kiyohara 
   1040       1.6  kiyohara #ifndef KGDB_DEVRATE
   1041       1.6  kiyohara #define KGDB_DEVRATE	CONSPEED
   1042       1.6  kiyohara #endif
   1043       1.6  kiyohara int kgdb_devrate = KGDB_DEVRATE;
   1044       1.6  kiyohara 
   1045       1.1  kiyohara #if (NCOM > 0)
   1046       1.1  kiyohara #ifndef KGDB_DEVMODE
   1047       1.6  kiyohara #define KGDB_DEVMODE	CONMODE
   1048       1.1  kiyohara #endif
   1049       1.1  kiyohara int comkgdbmode = KGDB_DEVMODE;
   1050       1.1  kiyohara #endif /* NCOM */
   1051       1.1  kiyohara 
   1052       1.1  kiyohara #endif /* KGDB */
   1053       1.1  kiyohara 
   1054       1.1  kiyohara 
   1055       1.1  kiyohara void
   1056       1.1  kiyohara consinit(void)
   1057       1.1  kiyohara {
   1058       1.1  kiyohara 	static int consinit_called = 0;
   1059       1.1  kiyohara 
   1060       1.1  kiyohara 	if (consinit_called != 0)
   1061       1.1  kiyohara 		return;
   1062       1.1  kiyohara 
   1063       1.1  kiyohara 	consinit_called = 1;
   1064       1.1  kiyohara 
   1065       1.1  kiyohara #if NCOM > 0
   1066       1.1  kiyohara 
   1067      1.33  kiyohara #ifdef GUMSTIX_NETBSD_ARGS_CONSOLE
   1068      1.33  kiyohara 	/* Maybe passed Linux's bootargs 'console=ttyS?,<speed>...' */
   1069      1.33  kiyohara 	if (strncmp(console, "ttyS", 4) == 0 && console[5] == ',') {
   1070      1.33  kiyohara 		int i;
   1071      1.33  kiyohara 
   1072      1.33  kiyohara 		comcnspeed = 0;
   1073      1.33  kiyohara 		for (i = 6; i < strlen(console) && isdigit(console[i]); i++)
   1074      1.33  kiyohara 			comcnspeed = comcnspeed * 10 + (console[i] - '0');
   1075      1.33  kiyohara 	}
   1076      1.33  kiyohara #endif
   1077      1.33  kiyohara 
   1078      1.27  kiyohara #if defined(GUMSTIX)
   1079      1.27  kiyohara 
   1080       1.1  kiyohara #ifdef FFUARTCONSOLE
   1081       1.1  kiyohara #ifdef KGDB
   1082      1.25  kiyohara 	if (strcmp(kgdb_devname, "ffuart") == 0){
   1083       1.1  kiyohara 		/* port is reserved for kgdb */
   1084      1.17  kiyohara 	} else
   1085       1.1  kiyohara #endif
   1086      1.25  kiyohara #if defined(GUMSTIX_NETBSD_ARGS_CONSOLE)
   1087      1.33  kiyohara 	if (console[0] == '\0' || strcasecmp(console, "ffuart") == 0 ||
   1088      1.33  kiyohara 	    strncmp(console, "ttyS0,", 6) == 0)
   1089      1.25  kiyohara #endif
   1090       1.3  kiyohara 	{
   1091      1.27  kiyohara 		int rv;
   1092      1.27  kiyohara 
   1093      1.25  kiyohara 		rv = comcnattach(&pxa2x0_a4x_bs_tag, PXA2X0_FFUART_BASE,
   1094      1.25  kiyohara 		    comcnspeed, PXA2X0_COM_FREQ, COM_TYPE_PXA2x0, comcnmode);
   1095      1.25  kiyohara 		if (rv == 0) {
   1096      1.21  kiyohara 			pxa2x0_clkman_config(CKEN_FFUART, 1);
   1097       1.3  kiyohara 			return;
   1098       1.3  kiyohara 		}
   1099       1.1  kiyohara 	}
   1100       1.1  kiyohara #endif /* FFUARTCONSOLE */
   1101       1.1  kiyohara 
   1102       1.3  kiyohara #ifdef STUARTCONSOLE
   1103       1.3  kiyohara #ifdef KGDB
   1104      1.25  kiyohara 	if (strcmp(kgdb_devname, "stuart") == 0) {
   1105       1.3  kiyohara 		/* port is reserved for kgdb */
   1106       1.3  kiyohara 	} else
   1107       1.3  kiyohara #endif
   1108      1.25  kiyohara #if defined(GUMSTIX_NETBSD_ARGS_CONSOLE)
   1109      1.25  kiyohara 	if (console[0] == '\0' || strcasecmp(console, "stuart") == 0)
   1110      1.25  kiyohara #endif
   1111       1.3  kiyohara 	{
   1112      1.27  kiyohara 		int rv;
   1113      1.27  kiyohara 
   1114      1.25  kiyohara 		rv = comcnattach(&pxa2x0_a4x_bs_tag, PXA2X0_STUART_BASE,
   1115      1.25  kiyohara 		    comcnspeed, PXA2X0_COM_FREQ, COM_TYPE_PXA2x0, comcnmode);
   1116      1.25  kiyohara 		if (rv == 0) {
   1117      1.21  kiyohara 			pxa2x0_clkman_config(CKEN_STUART, 1);
   1118       1.3  kiyohara 			return;
   1119       1.3  kiyohara 		}
   1120       1.3  kiyohara 	}
   1121       1.3  kiyohara #endif /* STUARTCONSOLE */
   1122       1.3  kiyohara 
   1123       1.1  kiyohara #ifdef BTUARTCONSOLE
   1124       1.1  kiyohara #ifdef KGDB
   1125      1.25  kiyohara 	if (strcmp(kgdb_devname, "btuart") == 0) {
   1126       1.1  kiyohara 		/* port is reserved for kgdb */
   1127       1.1  kiyohara 	} else
   1128       1.1  kiyohara #endif
   1129      1.25  kiyohara #if defined(GUMSTIX_NETBSD_ARGS_CONSOLE)
   1130      1.25  kiyohara 	if (console[0] == '\0' || strcasecmp(console, "btuart") == 0)
   1131      1.25  kiyohara #endif
   1132       1.3  kiyohara 	{
   1133      1.27  kiyohara 		int rv;
   1134      1.27  kiyohara 
   1135      1.25  kiyohara 		rv = comcnattach(&pxa2x0_a4x_bs_tag, PXA2X0_BTUART_BASE,
   1136      1.25  kiyohara 		    comcnspeed, PXA2X0_COM_FREQ, COM_TYPE_PXA2x0, comcnmode);
   1137      1.25  kiyohara 		if (rv == 0) {
   1138      1.21  kiyohara 			pxa2x0_clkman_config(CKEN_BTUART, 1);
   1139       1.3  kiyohara 			return;
   1140       1.3  kiyohara 		}
   1141       1.1  kiyohara 	}
   1142       1.1  kiyohara #endif /* BTUARTCONSOLE */
   1143       1.1  kiyohara 
   1144       1.3  kiyohara #ifdef HWUARTCONSOLE
   1145       1.3  kiyohara #ifdef KGDB
   1146      1.25  kiyohara 	if (strcmp(kgdb_devname, "hwuart") == 0) {
   1147       1.3  kiyohara 		/* port is reserved for kgdb */
   1148       1.3  kiyohara 	} else
   1149       1.3  kiyohara #endif
   1150      1.25  kiyohara #if defined(GUMSTIX_NETBSD_ARGS_CONSOLE)
   1151      1.25  kiyohara 	if (console[0] == '\0' || strcasecmp(console, "hwuart") == 0)
   1152      1.25  kiyohara #endif
   1153       1.3  kiyohara 	{
   1154      1.25  kiyohara 		rv = comcnattach(&pxa2x0_a4x_bs_tag, PXA2X0_HWUART_BASE,
   1155      1.25  kiyohara 		    comcnspeed, PXA2X0_COM_FREQ, COM_TYPE_PXA2x0, comcnmode);
   1156      1.25  kiyohara 		if (rv == 0) {
   1157      1.21  kiyohara 			pxa2x0_clkman_config(CKEN_HWUART, 1);
   1158       1.3  kiyohara 			return;
   1159       1.3  kiyohara 		}
   1160       1.3  kiyohara 	}
   1161       1.3  kiyohara #endif /* HWUARTCONSOLE */
   1162       1.1  kiyohara 
   1163      1.52  kiyohara #elif defined(OVERO) || defined(DUOVERO) || defined(PEPPER)
   1164      1.27  kiyohara 
   1165      1.52  kiyohara 	if (comcnattach(&omap_a4x_bs_tag, CONSADDR, comcnspeed,
   1166      1.27  kiyohara 	    OMAP_COM_FREQ, COM_TYPE_NORMAL, comcnmode) == 0)
   1167      1.27  kiyohara 		return;
   1168      1.27  kiyohara 
   1169      1.27  kiyohara #endif /* GUMSTIX or OVERO */
   1170      1.27  kiyohara 
   1171       1.1  kiyohara #endif /* NCOM */
   1172       1.1  kiyohara 
   1173      1.15  kiyohara #if NLCD > 0
   1174      1.25  kiyohara #if defined(GUMSTIX_NETBSD_ARGS_CONSOLE)
   1175      1.25  kiyohara 	if (console[0] == '\0' || strcasecmp(console, "lcd") == 0)
   1176      1.25  kiyohara #endif
   1177      1.25  kiyohara 	{
   1178      1.25  kiyohara 		gxlcd_cnattach();
   1179      1.25  kiyohara 	}
   1180      1.15  kiyohara #endif
   1181       1.1  kiyohara }
   1182       1.1  kiyohara 
   1183       1.1  kiyohara #ifdef KGDB
   1184       1.3  kiyohara static void
   1185       1.1  kiyohara kgdb_port_init(void)
   1186       1.1  kiyohara {
   1187       1.1  kiyohara #if (NCOM > 0) && defined(COM_PXA2X0)
   1188       1.1  kiyohara 	paddr_t paddr = 0;
   1189      1.21  kiyohara 	int cken = 0;
   1190       1.1  kiyohara 
   1191       1.1  kiyohara 	if (0 == strcmp(kgdb_devname, "ffuart")) {
   1192       1.1  kiyohara 		paddr = PXA2X0_FFUART_BASE;
   1193      1.21  kiyohara 		cken = CKEN_FFUART;
   1194       1.3  kiyohara 	} else if (0 == strcmp(kgdb_devname, "stuart")) {
   1195       1.3  kiyohara 		paddr = PXA2X0_STUART_BASE;
   1196      1.21  kiyohara 		cken = CKEN_STUART;
   1197       1.3  kiyohara 	} else if (0 == strcmp(kgdb_devname, "btuart")) {
   1198       1.1  kiyohara 		paddr = PXA2X0_BTUART_BASE;
   1199      1.21  kiyohara 		cken = CKEN_BTUART;
   1200       1.3  kiyohara 	} else if (0 == strcmp(kgdb_devname, "hwuart")) {
   1201       1.3  kiyohara 		paddr = PXA2X0_HWUART_BASE;
   1202      1.21  kiyohara 		cken = CKEN_HWUART;
   1203       1.1  kiyohara 	}
   1204       1.1  kiyohara 
   1205       1.1  kiyohara 	if (paddr &&
   1206       1.1  kiyohara 	    0 == com_kgdb_attach(&pxa2x0_a4x_bs_tag, paddr,
   1207       1.6  kiyohara 		kgdb_devrate, PXA2X0_COM_FREQ, COM_TYPE_PXA2x0, comkgdbmode)) {
   1208       1.1  kiyohara 
   1209      1.21  kiyohara 		pxa2x0_clkman_config(cken, 1);
   1210       1.1  kiyohara 	}
   1211       1.1  kiyohara 
   1212       1.1  kiyohara #endif
   1213       1.1  kiyohara }
   1214       1.1  kiyohara #endif
   1215      1.28  kiyohara 
   1216      1.28  kiyohara static void
   1217      1.28  kiyohara gumstix_device_register(device_t dev, void *aux)
   1218      1.28  kiyohara {
   1219      1.46  kiyohara 	prop_dictionary_t dict = device_properties(dev);
   1220      1.28  kiyohara 
   1221      1.59   hkenken 	if (device_is_a(dev, "arma9tmr") ||
   1222      1.52  kiyohara 	    device_is_a(dev, "a9wdt")) {
   1223      1.52  kiyohara 		/*
   1224      1.52  kiyohara 		 * We need to tell the A9 Global/Watchdog Timer
   1225      1.52  kiyohara 		 * what frequency it runs at.
   1226      1.52  kiyohara 		 */
   1227      1.52  kiyohara 
   1228      1.52  kiyohara 		/*
   1229      1.52  kiyohara 		 * This clock always runs at (arm_clk div 2) and only goes
   1230      1.52  kiyohara 		 * to timers that are part of the A9 MP core subsystem.
   1231      1.52  kiyohara 		 */
   1232      1.52  kiyohara 		prop_dictionary_set_uint32(dict, "frequency",
   1233      1.52  kiyohara 		    curcpu()->ci_data.cpu_cc_freq / 2);
   1234      1.52  kiyohara 	}
   1235      1.52  kiyohara 	if (device_is_a(dev, "armperiph")) {
   1236      1.52  kiyohara 		if (device_is_a(device_parent(dev), "mainbus")) {
   1237      1.52  kiyohara #if defined(OMAP2)
   1238      1.52  kiyohara 			/*
   1239      1.52  kiyohara 			 * XXX KLUDGE ALERT XXX
   1240      1.52  kiyohara 			 * The iot mainbus supplies is completely wrong since
   1241      1.52  kiyohara 			 * it scales addresses by 2.  The simpliest remedy is
   1242      1.52  kiyohara 			 * to replace with our bus space used for the armcore
   1243      1.57     skrll 			 * registers (which armperiph uses).
   1244      1.52  kiyohara 			 */
   1245      1.52  kiyohara 			struct mainbus_attach_args * const mb = aux;
   1246      1.52  kiyohara 			mb->mb_iot = &omap_bs_tag;
   1247      1.52  kiyohara #endif
   1248      1.52  kiyohara 		}
   1249      1.52  kiyohara 	}
   1250      1.46  kiyohara 	if (device_is_a(dev, "ehci")) {
   1251      1.52  kiyohara #if defined(OVERO)
   1252      1.50  kiyohara 		prop_dictionary_set_uint16(dict, "nports", 2);
   1253      1.50  kiyohara 		prop_dictionary_set_bool(dict, "phy-reset", true);
   1254      1.46  kiyohara 		prop_dictionary_set_cstring(dict, "port0-mode", "none");
   1255      1.50  kiyohara 		prop_dictionary_set_int16(dict, "port0-gpio", -1);
   1256      1.46  kiyohara 		prop_dictionary_set_cstring(dict, "port1-mode", "phy");
   1257      1.46  kiyohara 		prop_dictionary_set_int16(dict, "port1-gpio", 183);
   1258      1.50  kiyohara 		prop_dictionary_set_bool(dict, "port1-gpioval", true);
   1259      1.52  kiyohara #elif defined(DUOVERO)
   1260      1.52  kiyohara 		prop_dictionary_set_uint16(dict, "nports", 1);
   1261      1.52  kiyohara 		prop_dictionary_set_bool(dict, "phy-reset", true);
   1262      1.52  kiyohara 		prop_dictionary_set_cstring(dict, "port0-mode", "phy");
   1263      1.52  kiyohara 		prop_dictionary_set_int16(dict, "port0-gpio", 62);
   1264      1.52  kiyohara 		prop_dictionary_set_bool(dict, "port0-gpioval", false);
   1265      1.52  kiyohara 		prop_dictionary_set_bool(dict, "port0-extclk", true);
   1266      1.52  kiyohara #endif
   1267      1.48  kiyohara 		prop_dictionary_set_uint16(dict, "dpll5-m", 443);
   1268      1.48  kiyohara 		prop_dictionary_set_uint16(dict, "dpll5-n", 11);
   1269      1.48  kiyohara 		prop_dictionary_set_uint16(dict, "dpll5-m2", 4);
   1270      1.46  kiyohara 	}
   1271      1.28  kiyohara 	if (device_is_a(dev, "ohci")) {
   1272      1.46  kiyohara 		if (prop_dictionary_set_bool(dict,
   1273      1.28  kiyohara 		    "Ganged-power-mask-on-port1", 1) == false) {
   1274      1.28  kiyohara 			printf("WARNING: unable to set power-mask for port1"
   1275      1.44       chs 			    " property for %s\n", device_xname(dev));
   1276      1.28  kiyohara 		}
   1277      1.46  kiyohara 		if (prop_dictionary_set_bool(dict,
   1278      1.28  kiyohara 		    "Ganged-power-mask-on-port2", 1) == false) {
   1279      1.28  kiyohara 			printf("WARNING: unable to set power-mask for port2"
   1280      1.44       chs 			    " property for %s\n", device_xname(dev));
   1281      1.28  kiyohara 		}
   1282      1.46  kiyohara 		if (prop_dictionary_set_bool(dict,
   1283      1.28  kiyohara 		    "Ganged-power-mask-on-port3", 1) == false) {
   1284      1.28  kiyohara 			printf("WARNING: unable to set power-mask for port3"
   1285      1.44       chs 			    " property for %s\n", device_xname(dev));
   1286      1.28  kiyohara 		}
   1287      1.28  kiyohara 	}
   1288      1.51  kiyohara 	if (device_is_a(dev, "omapmputmr")) {
   1289      1.51  kiyohara 		struct obio_attach_args *obio = aux;
   1290      1.51  kiyohara 
   1291      1.51  kiyohara 		switch (obio->obio_addr) {
   1292      1.51  kiyohara 		case 0x49032000:	/* GPTIMER2 */
   1293      1.51  kiyohara 		case 0x49034000:	/* GPTIMER3 */
   1294      1.51  kiyohara 		case 0x49036000:	/* GPTIMER4 */
   1295      1.51  kiyohara 		case 0x49038000:	/* GPTIMER5 */
   1296      1.51  kiyohara 		case 0x4903a000:	/* GPTIMER6 */
   1297      1.51  kiyohara 		case 0x4903c000:	/* GPTIMER7 */
   1298      1.51  kiyohara 		case 0x4903e000:	/* GPTIMER8 */
   1299      1.51  kiyohara 		case 0x49040000:	/* GPTIMER9 */
   1300      1.52  kiyohara #if defined(OVERO)
   1301      1.52  kiyohara 			{
   1302      1.51  kiyohara 			/* Ensure enable PRCM.CM_[FI]CLKEN_PER[3:10]. */
   1303      1.52  kiyohara 			const int en =
   1304      1.52  kiyohara 			    1 << (((obio->obio_addr >> 13) & 0x3f) - 0x16);
   1305      1.52  kiyohara 
   1306      1.51  kiyohara 			ioreg_write(OVERO_L4_CORE_VBASE + 0x5000,
   1307      1.51  kiyohara 			    ioreg_read(OVERO_L4_CORE_VBASE + 0x5000) | en);
   1308      1.51  kiyohara 			ioreg_write(OVERO_L4_CORE_VBASE + 0x5010,
   1309      1.51  kiyohara 			    ioreg_read(OVERO_L4_CORE_VBASE + 0x5010) | en);
   1310      1.52  kiyohara 			}
   1311      1.52  kiyohara #endif
   1312      1.51  kiyohara 			break;
   1313      1.51  kiyohara 		}
   1314      1.52  kiyohara 	}
   1315      1.52  kiyohara 	if (device_is_a(dev, "sdhc")) {
   1316      1.52  kiyohara 		bool dualvolt = false;
   1317      1.52  kiyohara 
   1318      1.52  kiyohara #if defined(OVERO) || defined(DUOVERO)
   1319      1.52  kiyohara 		if (device_is_a(device_parent(dev), "obio")) {
   1320      1.52  kiyohara 			struct obio_attach_args *obio = aux;
   1321      1.52  kiyohara 
   1322      1.52  kiyohara #if defined(OVERO)
   1323      1.52  kiyohara 			if (obio->obio_addr == SDMMC2_BASE_3530)
   1324      1.52  kiyohara 				dualvolt = true;
   1325      1.52  kiyohara #elif defined(DUOVERO)
   1326      1.52  kiyohara 			if (obio->obio_addr == SDMMC5_BASE_4430)
   1327      1.52  kiyohara 				dualvolt = true;
   1328      1.52  kiyohara #endif
   1329      1.52  kiyohara 		}
   1330      1.52  kiyohara #endif
   1331      1.52  kiyohara #if defined(PEPPER)
   1332      1.52  kiyohara 		if (device_is_a(device_parent(dev), "mainbus")) {
   1333      1.52  kiyohara 			struct mainbus_attach_args * const mb = aux;
   1334      1.52  kiyohara 
   1335      1.52  kiyohara 			if (mb->mb_iobase == SDMMC3_BASE_TIAM335X)
   1336      1.52  kiyohara 				dualvolt = true;
   1337      1.52  kiyohara 		}
   1338      1.51  kiyohara #endif
   1339      1.52  kiyohara 		prop_dictionary_set_bool(dict, "dual-volt", dualvolt);
   1340      1.52  kiyohara 	}
   1341      1.52  kiyohara 	if (device_is_a(dev, "tifb")) {
   1342      1.55  kiyohara 		prop_data_t panel_info;
   1343      1.55  kiyohara 
   1344      1.55  kiyohara 		panel_info = prop_data_create_data_nocopy(tifb_panel_info,
   1345      1.55  kiyohara 		    sizeof(struct tifb_panel_info));
   1346      1.55  kiyohara 		KASSERT(panel_info != NULL);
   1347      1.55  kiyohara 		prop_dictionary_set(dict, "panel-info", panel_info);
   1348      1.55  kiyohara 		prop_object_release(panel_info);
   1349      1.55  kiyohara 
   1350      1.54  kiyohara #if defined(OMAP2)
   1351      1.52  kiyohara 		/* enable LCD */
   1352      1.52  kiyohara 		omap2_gpio_ctl(59, GPIO_PIN_OUTPUT);
   1353      1.52  kiyohara 		omap2_gpio_write(59, 0);	/* reset */
   1354      1.52  kiyohara 		delay(100);
   1355      1.52  kiyohara 		omap2_gpio_write(59, 1);
   1356      1.54  kiyohara #endif
   1357      1.52  kiyohara 	}
   1358      1.52  kiyohara 	if (device_is_a(dev, "tps65217pmic")) {
   1359      1.52  kiyohara #if defined(TI_AM335X)
   1360      1.52  kiyohara 		extern const char *mpu_supply;
   1361      1.52  kiyohara 
   1362      1.52  kiyohara 		mpu_supply = "DCDC3";
   1363      1.52  kiyohara #endif
   1364      1.52  kiyohara 
   1365      1.52  kiyohara 		if (use_tps65217_wled) {
   1366      1.52  kiyohara 			prop_dictionary_set_int32(dict, "isel", 1);
   1367      1.52  kiyohara 			prop_dictionary_set_int32(dict, "fdim", 200);
   1368      1.52  kiyohara 			prop_dictionary_set_int32(dict, "brightness", 80);
   1369      1.52  kiyohara 		}
   1370      1.51  kiyohara 	}
   1371      1.28  kiyohara }
   1372