Home | History | Annotate | Line # | Download | only in gumstix
gumstix_start.S revision 1.13
      1  1.13  kiyohara /*	$NetBSD: gumstix_start.S,v 1.13 2014/05/23 13:56:18 kiyohara Exp $ */
      2   1.1  kiyohara /*
      3   1.1  kiyohara  * Copyright (C) 2005, 2006 WIDE Project and SOUM Corporation.
      4   1.1  kiyohara  * All rights reserved.
      5   1.1  kiyohara  *
      6   1.1  kiyohara  * Written by Takashi Kiyohara and Susumu Miki for WIDE Project and SOUM
      7   1.1  kiyohara  * Corporation.
      8   1.1  kiyohara  *
      9   1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
     10   1.1  kiyohara  * modification, are permitted provided that the following conditions
     11   1.1  kiyohara  * are met:
     12   1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     13   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     14   1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     16   1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     17   1.1  kiyohara  * 3. Neither the name of the project nor the name of SOUM Corporation
     18   1.1  kiyohara  *    may be used to endorse or promote products derived from this software
     19   1.1  kiyohara  *    without specific prior written permission.
     20   1.1  kiyohara  *
     21   1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE PROJECT and SOUM CORPORATION ``AS IS''
     22   1.1  kiyohara  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23   1.1  kiyohara  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24   1.1  kiyohara  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE PROJECT AND SOUM CORPORATION
     25   1.1  kiyohara  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26   1.1  kiyohara  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27   1.1  kiyohara  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28   1.1  kiyohara  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29   1.1  kiyohara  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30   1.1  kiyohara  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31   1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     32   1.1  kiyohara  */
     33   1.1  kiyohara /*
     34   1.1  kiyohara  * Copyright (c) 2002, 2003  Genetec Corporation.  All rights reserved.
     35   1.1  kiyohara  * Written by Hiroyuki Bessho for Genetec Corporation.
     36   1.1  kiyohara  *
     37   1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
     38   1.1  kiyohara  * modification, are permitted provided that the following conditions
     39   1.1  kiyohara  * are met:
     40   1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     41   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     42   1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     43   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     44   1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     45   1.4  kiyohara  * 3. The name of Genetec Corporation may not be used to endorse or
     46   1.1  kiyohara  *    promote products derived from this software without specific prior
     47   1.1  kiyohara  *    written permission.
     48   1.1  kiyohara  *
     49   1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     50   1.1  kiyohara  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     51   1.1  kiyohara  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     52   1.1  kiyohara  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     53   1.1  kiyohara  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     54   1.1  kiyohara  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     55   1.1  kiyohara  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     56   1.1  kiyohara  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     57   1.1  kiyohara  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     58   1.1  kiyohara  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     59   1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     60   1.1  kiyohara  */
     61   1.1  kiyohara 
     62   1.7  kiyohara #include "opt_cputypes.h"
     63   1.7  kiyohara #include "opt_gumstix.h"
     64   1.7  kiyohara 
     65   1.1  kiyohara #include <machine/asm.h>
     66   1.1  kiyohara #include <arm/armreg.h>
     67   1.9      matt #include "assym.h"
     68   1.9      matt 
     69  1.13  kiyohara RCSID("$NetBSD: gumstix_start.S,v 1.13 2014/05/23 13:56:18 kiyohara Exp $")
     70   1.1  kiyohara 
     71   1.1  kiyohara /*
     72   1.1  kiyohara  * CPWAIT -- Canonical method to wait for CP15 update.
     73   1.1  kiyohara  * NOTE: Clobbers the specified temp reg.
     74   1.1  kiyohara  * copied from arm/arm/cpufunc_asm_xscale.S
     75   1.1  kiyohara  * XXX: better be in a common header file.
     76   1.1  kiyohara  */
     77   1.7  kiyohara #if defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
     78   1.7  kiyohara #define	CPWAIT_BRANCH							  \
     79   1.1  kiyohara 	sub	pc, pc, #4
     80   1.7  kiyohara #else
     81   1.7  kiyohara #define	CPWAIT_BRANCH
     82   1.7  kiyohara #endif
     83   1.1  kiyohara 
     84   1.7  kiyohara #define	CPWAIT(tmp)							  \
     85   1.7  kiyohara 	mrc	p15, 0, tmp, c2, c0, 0	/* arbitrary read of CP15 */	; \
     86   1.7  kiyohara 	mov	tmp, tmp		/* wait for it to complete */	; \
     87   1.1  kiyohara 	CPWAIT_BRANCH			/* branch to next insn */
     88   1.6  kiyohara 
     89   1.1  kiyohara /*
     90   1.1  kiyohara  * Kernel start routine for GUMSTIX
     91   1.1  kiyohara  * this code is excuted at the very first after the kernel is loaded
     92   1.1  kiyohara  * by U-Boot.
     93   1.1  kiyohara  */
     94   1.1  kiyohara 	.text
     95   1.1  kiyohara 
     96   1.1  kiyohara 	.global	_C_LABEL(gumstix_start)
     97   1.1  kiyohara _C_LABEL(gumstix_start):
     98   1.7  kiyohara 	/*
     99   1.7  kiyohara 	 * gumstix's loader is U-boot.  it's running on RAM
    100   1.7  kiyohara 	 */
    101   1.7  kiyohara 
    102   1.7  kiyohara 	/* Our page table might be cached.  Disable D-cache beforehand. */
    103   1.7  kiyohara 	mrc	p15, 0, r4, c1, c0, 0
    104   1.7  kiyohara 	bic	r4, r4, #CPU_CONTROL_DC_ENABLE
    105   1.7  kiyohara 	mcr	p15, 0, r4, c1, c0, 0
    106   1.7  kiyohara 
    107   1.1  kiyohara 	/*
    108   1.1  kiyohara 	 *  Kernel is loaded in SDRAM (0xa0200000..), and is expected to run
    109   1.7  kiyohara 	 *  in VA 0xc0200000.. (GUMSTIX)
    110   1.7  kiyohara 	 *  VA == PA if OVERO.
    111   1.1  kiyohara 	 */
    112   1.7  kiyohara 
    113   1.1  kiyohara 	/* save u-boot's args */
    114   1.6  kiyohara 	adr	r4, u_boot_args
    115   1.1  kiyohara 	nop
    116   1.1  kiyohara 	nop
    117   1.1  kiyohara 	nop
    118   1.6  kiyohara 	stmia	r4!, {r0, r1, r2, r3}
    119   1.1  kiyohara 	nop
    120   1.1  kiyohara 	nop
    121   1.1  kiyohara 	nop
    122   1.1  kiyohara 
    123   1.6  kiyohara 	/* Calculate RAM size */
    124   1.6  kiyohara 	adr	r4, ram_size
    125   1.7  kiyohara #if defined(GUMSTIX)
    126   1.6  kiyohara 	ldr	r0, [r4]
    127   1.7  kiyohara 
    128   1.7  kiyohara 	mrc	p15, 0, r1, c0, c0, 0
    129   1.7  kiyohara 	and	r1, r1, #CPU_ID_XSCALE_COREGEN_MASK
    130   1.7  kiyohara 	cmp	r1, #0x4000
    131   1.7  kiyohara 	bne	3f			/* goto 3f, if basix or connex */
    132   1.6  kiyohara 0:
    133   1.7  kiyohara 	/* check memory size, if verdex or verdex-pro */
    134   1.6  kiyohara 	add	r3, r4, r0
    135   1.6  kiyohara 	ldr	r1, [r3]
    136   1.6  kiyohara 	cmp	r0, r1
    137   1.6  kiyohara 	beq	2f
    138   1.6  kiyohara 1:
    139   1.7  kiyohara 	add	r0, r0, r0		/* r0 <<= 1 */
    140   1.6  kiyohara 	str	r0, [r4]
    141   1.6  kiyohara 	b	0b
    142   1.6  kiyohara 2:
    143   1.7  kiyohara 	mvn	r1, r1			/* r1 ^= 0xffffffff */
    144   1.6  kiyohara 	str	r1, [r3]
    145   1.6  kiyohara 	ldr	r2, [r4]
    146   1.6  kiyohara 	cmp	r1, r2
    147   1.6  kiyohara 	beq	3f
    148   1.7  kiyohara 	str	r0, [r3]		/* restore */
    149   1.6  kiyohara 	b	1b
    150   1.6  kiyohara 3:
    151   1.7  kiyohara #elif defined(OVERO)
    152   1.7  kiyohara 	mov	r1, #0x7f000000		/* mask */
    153   1.7  kiyohara 	orr	r1, r1, #0x00e00000	/* mask */
    154   1.7  kiyohara 	mov	r3, #0x6d000000		/* OMAP34xx SDRC */
    155   1.7  kiyohara 	add	r3, r3, #0x0080		/* CS0 MCFG */
    156   1.7  kiyohara 	ldr	r2, [r3]
    157   1.7  kiyohara 	and	r0, r1, r2, lsl #13
    158   1.7  kiyohara 	add	r3, r3, #0x0030		/* CS1 MCFG */
    159   1.7  kiyohara 	ldr	r2, [r3]
    160   1.7  kiyohara 	and	r2, r1, r2, lsl #13
    161   1.7  kiyohara 	add	r0, r0, r2
    162   1.7  kiyohara #endif
    163   1.6  kiyohara 	str	r0, [r4]
    164   1.6  kiyohara 
    165   1.7  kiyohara 	/* Build page table from scratch */
    166   1.7  kiyohara 	ldr	r0, Lstartup_pagetable	/* pagetable */
    167   1.1  kiyohara 	adr	r4, mmu_init_table
    168   1.6  kiyohara 	b	5f
    169   1.1  kiyohara 
    170   1.6  kiyohara 4:
    171  1.10      matt 	str	r3, [r0, r2, lsl #2]
    172  1.10      matt 	add	r2, r2, #1
    173   1.1  kiyohara 	add	r3, r3, #(L1_S_SIZE)
    174   1.1  kiyohara 	adds	r1, r1, #-1
    175   1.6  kiyohara 	bhi	4b
    176   1.6  kiyohara 5:
    177   1.4  kiyohara 	ldmia	r4!, {r1, r2, r3}	/* # of sections, PA|attr, VA */
    178  1.10      matt 	lsr	r2, r2, #L1_S_SHIFT
    179   1.1  kiyohara 	cmp	r1, #0
    180   1.6  kiyohara 	bne	4b
    181   1.1  kiyohara 
    182  1.11  kiyohara 	mcr	p15, 0, r0, c2, c0, 0	/* Set TTB */
    183   1.7  kiyohara 	mcr	p15, 0, r0, c8, c7, 0	/* Flush TLB */
    184   1.1  kiyohara 
    185  1.13  kiyohara #if defined(CPU_CORTEXA8)
    186  1.13  kiyohara 	mcr	p15, 0, r0, c2, c0, 1	/* Set TTB1 */
    187  1.13  kiyohara 	mov	r0, #TTBCR_S_N_1
    188  1.13  kiyohara 	mcr	p15, 0, r0, c2, c0, 2	/* Set TTBCR */
    189  1.13  kiyohara 	mov	r0, #0
    190  1.13  kiyohara 	mcr	p15, 0, r0, c8, c7, 0	/* Flush TLB */
    191  1.13  kiyohara #endif
    192  1.13  kiyohara 
    193   1.7  kiyohara 	/*
    194   1.7  kiyohara 	 * Set the Domain Access register.  Very important!
    195   1.7  kiyohara 	 * startup_pagetable puts to domain 0 now.
    196   1.7  kiyohara 	 */
    197   1.7  kiyohara #define KERNEL_DOMAIN(x)	((x) << (PMAP_DOMAIN_KERNEL << 1))
    198   1.7  kiyohara 	mov	r0, #(KERNEL_DOMAIN(DOMAIN_CLIENT) | DOMAIN_CLIENT)
    199   1.1  kiyohara 	mcr	p15, 0, r0, c3, c0, 0
    200   1.1  kiyohara 
    201   1.7  kiyohara 	/* Enable MMU and etc. */
    202   1.1  kiyohara 	mrc	p15, 0, r0, c1, c0, 0
    203   1.7  kiyohara #if defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
    204   1.1  kiyohara 	orr	r0, r0, #CPU_CONTROL_SYST_ENABLE
    205   1.7  kiyohara #endif
    206   1.7  kiyohara #if defined(CPU_CORTEXA8)
    207   1.8  kiyohara 	/* Disable L2 cache beforehand. */
    208   1.8  kiyohara 	mrc	p15, 0, r1, c1, c0, 1
    209   1.8  kiyohara 	bic	r1, r1, #0x2		/* clear L2EN */
    210   1.8  kiyohara 	mcr	p15, 0, r1, c1, c0, 1
    211   1.8  kiyohara 
    212   1.7  kiyohara 	orr	r0, r0, #CPU_CONTROL_AFLT_ENABLE | CPU_CONTROL_DC_ENABLE
    213   1.7  kiyohara 	orr	r0, r0, #CPU_CONTROL_BPRD_ENABLE | CPU_CONTROL_IC_ENABLE
    214   1.7  kiyohara #endif
    215   1.1  kiyohara 	orr	r0, r0, #CPU_CONTROL_MMU_ENABLE
    216   1.1  kiyohara 	mcr	p15, 0, r0, c1, c0, 0
    217   1.7  kiyohara 	/*
    218   1.7  kiyohara 	 * Ensure that the coprocessor has finished turning on the MMU.
    219   1.7  kiyohara 	 */
    220   1.1  kiyohara 	CPWAIT(r0)
    221   1.1  kiyohara 
    222   1.1  kiyohara 	/* Jump to kernel code in TRUE VA */
    223  1.10      matt 	ldr	r0, Lstart
    224  1.10      matt 	bx	r0
    225   1.1  kiyohara 
    226   1.1  kiyohara Lstart:
    227   1.1  kiyohara 	.word	start
    228   1.1  kiyohara 
    229   1.1  kiyohara #ifndef STARTUP_PAGETABLE_ADDR
    230   1.7  kiyohara #if defined(GUMSTIX)
    231   1.1  kiyohara #define STARTUP_PAGETABLE_ADDR 0xa0000000	/* aligned 16kByte */
    232   1.7  kiyohara #elif defined(OVERO)
    233   1.7  kiyohara #define STARTUP_PAGETABLE_ADDR 0x80000000	/* aligned 16kByte */
    234   1.7  kiyohara #endif
    235   1.1  kiyohara #endif
    236   1.2  kiyohara Lstartup_pagetable:
    237   1.2  kiyohara 	.word	STARTUP_PAGETABLE_ADDR
    238   1.2  kiyohara 
    239   1.3  kiyohara 	.globl	_C_LABEL(u_boot_args)
    240   1.1  kiyohara u_boot_args:
    241   1.6  kiyohara 	.space	16			/* r0, r1, r2, r3 */
    242   1.6  kiyohara 
    243   1.6  kiyohara 	.globl	_C_LABEL(ram_size)
    244   1.6  kiyohara ram_size:
    245   1.6  kiyohara 	.word	0x04000000		/* 64Mbyte */
    246   1.1  kiyohara 
    247   1.2  kiyohara 
    248   1.7  kiyohara #define MMU_INIT(va, pa, n_sec, attr)	  \
    249   1.7  kiyohara 	.word	n_sec			; \
    250  1.10      matt 	.word	(va)			; \
    251   1.7  kiyohara 	.word	(pa) | (attr)		;
    252   1.3  kiyohara 
    253   1.6  kiyohara mmu_init_table:
    254  1.10      matt #if defined(GUMSTIX)
    255   1.1  kiyohara 	/* fill all table VA==PA */
    256   1.1  kiyohara 	MMU_INIT(0x00000000, 0x00000000,
    257   1.9      matt 	    1 << (32 - L1_S_SHIFT), L1_S_PROTO | L1_S_AP_KRW)
    258   1.7  kiyohara 
    259   1.7  kiyohara #define SDRAM_START	0xa0000000
    260   1.3  kiyohara 
    261   1.7  kiyohara 	/* map SDRAM VA==PA, write-back cacheable (first 64M only)*/
    262   1.3  kiyohara 	MMU_INIT(SDRAM_START, SDRAM_START,
    263   1.9      matt 	    64, L1_S_PROTO | L1_S_C | L1_S_AP_KRW)
    264   1.3  kiyohara 
    265   1.1  kiyohara 	/* map VA 0xc0000000..0xc3ffffff to PA 0xa0000000..0xa3ffffff */
    266   1.3  kiyohara 	MMU_INIT(0xc0000000, SDRAM_START,
    267   1.9      matt 	    64, L1_S_PROTO | L1_S_C | L1_S_AP_KRW)
    268   1.7  kiyohara 
    269   1.7  kiyohara #elif defined(OVERO)
    270  1.10      matt 	/* fill all table VA==PA */
    271  1.10      matt 	MMU_INIT(0x00000000, 0x00000000,
    272  1.10      matt 	    1 << (32 - L1_S_SHIFT), L1_S_PROTO | L1_S_APv7_KRW)
    273  1.10      matt 
    274   1.7  kiyohara #define SDRAM_START	0x80000000
    275   1.7  kiyohara 
    276   1.7  kiyohara 	/* Map VA to PA, write-back cacheable (first 64M only) */
    277  1.12      matt 	MMU_INIT(KERNEL_BASE & 0xffffffff, SDRAM_START,
    278   1.9      matt 	    64, L1_S_PROTO | L1_S_B | L1_S_C | L1_S_APv7_KRW)
    279   1.7  kiyohara #endif
    280   1.1  kiyohara 
    281   1.7  kiyohara 	MMU_INIT(0, 0, 0, 0)		/* end of table */
    282