Home | History | Annotate | Line # | Download | only in hdl_g
hdlgreg.h revision 1.1.6.1
      1  1.1.6.1    chap /*	$NetBSD: hdlgreg.h,v 1.1.6.1 2006/06/19 03:44:02 chap Exp $	*/
      2      1.1  nonaka 
      3      1.1  nonaka /*
      4      1.1  nonaka  * Copyright (c) 2005, 2006 Kimihiro Nonaka
      5      1.1  nonaka  * All rights reserved.
      6      1.1  nonaka  *
      7      1.1  nonaka  * Redistribution and use in source and binary forms, with or without
      8      1.1  nonaka  * modification, are permitted provided that the following conditions
      9      1.1  nonaka  * are met:
     10      1.1  nonaka  * 1. Redistributions of source code must retain the above copyright
     11      1.1  nonaka  *    notice, this list of conditions and the following disclaimer.
     12      1.1  nonaka  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  nonaka  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  nonaka  *    documentation and/or other materials provided with the distribution.
     15      1.1  nonaka  *
     16      1.1  nonaka  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     17      1.1  nonaka  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     18      1.1  nonaka  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     19      1.1  nonaka  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     20      1.1  nonaka  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     21      1.1  nonaka  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     22      1.1  nonaka  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23      1.1  nonaka  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     24      1.1  nonaka  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25      1.1  nonaka  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26      1.1  nonaka  * SUCH DAMAGE.
     27      1.1  nonaka  */
     28      1.1  nonaka 
     29      1.1  nonaka #ifndef _HDLGREG_H_
     30      1.1  nonaka #define	_HDLGREG_H_
     31      1.1  nonaka 
     32      1.1  nonaka /*
     33      1.1  nonaka  * Memory map and register definitions for I-O DATA HDL-G
     34      1.1  nonaka  */
     35      1.1  nonaka 
     36      1.1  nonaka /*
     37      1.1  nonaka  * The memory map of I/O-DATA HDL-G looks like so:
     38      1.1  nonaka  *
     39      1.1  nonaka  *           ------------------------------
     40      1.1  nonaka  *		Intel 80321 IOP Reserved
     41      1.1  nonaka  * FFFF E900 ------------------------------
     42      1.1  nonaka  *		Peripheral Memory Mapped
     43      1.1  nonaka  *		    Registers
     44      1.1  nonaka  * FFFF E000 ------------------------------
     45      1.1  nonaka  *		On-board devices
     46      1.1  nonaka  * FE80 0000 ------------------------------
     47      1.1  nonaka  *		SDRAM
     48      1.1  nonaka  * A000 0000 ------------------------------
     49      1.1  nonaka  *		Reserved
     50      1.1  nonaka  * 9100 0000 ------------------------------
     51      1.1  nonaka  * 		Flash
     52      1.1  nonaka  * 9080 0000 ------------------------------
     53      1.1  nonaka  *		Reserved
     54      1.1  nonaka  * 9002 0000 ------------------------------
     55      1.1  nonaka  *		ATU Outbound Transaction
     56      1.1  nonaka  *		    Windows
     57      1.1  nonaka  * 8000 0000 ------------------------------
     58      1.1  nonaka  *		ATU Outbound Direct
     59      1.1  nonaka  *		    Addressing Windows
     60      1.1  nonaka  * 0000 1000 ------------------------------
     61      1.1  nonaka  *		Initialization Boot Code
     62      1.1  nonaka  *		    from Flash
     63      1.1  nonaka  * 0000 0000 ------------------------------
     64      1.1  nonaka  */
     65      1.1  nonaka 
     66      1.1  nonaka /*
     67      1.1  nonaka  * We allocate a page table for VA 0xfe400000 (4MB) and map the
     68      1.1  nonaka  * PCI I/O space (64K) and i80321 memory-mapped registers (4K) there.
     69      1.1  nonaka  */
     70      1.1  nonaka #define	HDLG_IOPXS_VBASE	0xfe400000UL
     71      1.1  nonaka #define	HDLG_IOW_VBASE		HDLG_IOPXS_VBASE
     72      1.1  nonaka #define	HDLG_80321_VBASE	(HDLG_IOW_VBASE + \
     73      1.1  nonaka 				 VERDE_OUT_XLATE_IO_WIN_SIZE)
     74      1.1  nonaka 
     75      1.1  nonaka /*
     76      1.1  nonaka  * The GIGALANDISK on-board devices are mapped VA==PA during bootstrap.
     77      1.1  nonaka  * Conveniently, the size of the on-board register space is 1 section
     78      1.1  nonaka  * mapping.
     79      1.1  nonaka  */
     80      1.1  nonaka #define	HDLG_OBIO_BASE	0xfe800000UL
     81      1.1  nonaka #define	HDLG_OBIO_SIZE	0x00100000UL	/* 1MB */
     82      1.1  nonaka 
     83      1.1  nonaka #define	HDLG_UART1	0xfe800000UL	/* TI 16550 */
     84      1.1  nonaka #define	HDLG_PLD	0xfe8d0000UL	/* CPLD */
     85      1.1  nonaka 
     86      1.1  nonaka /*
     87      1.1  nonaka  * CPLD
     88      1.1  nonaka  */
     89      1.1  nonaka #define	HDLG_LEDCTRL		(HDLG_PLD + 0x00)
     90      1.1  nonaka #define		LEDCTRL_STAT_GREEN	0x01
     91      1.1  nonaka #define		LEDCTRL_STAT_RED	0x02
     92      1.1  nonaka #define		LEDCTRL_USB1		0x04
     93      1.1  nonaka #define		LEDCTRL_USB2		0x08
     94      1.1  nonaka #define		LEDCTRL_USB3		0x10
     95      1.1  nonaka #define		LEDCTRL_USB4		0x20
     96      1.1  nonaka #define		LEDCTRL_HDD		0x40
     97      1.1  nonaka #define		LEDCTRL_BUZZER		0x80
     98      1.1  nonaka #define	HDLG_PWRLEDCTRL		(HDLG_PLD + 0x01)
     99      1.1  nonaka #define		PWRLEDCTRL_0		0x01
    100      1.1  nonaka #define		PWRLEDCTRL_1		0x02
    101      1.1  nonaka #define		PWRLEDCTRL_2		0x04
    102      1.1  nonaka #define		PWRLEDCTRL_3		0x08
    103      1.1  nonaka #define	HDLG_BTNSTAT		(HDLG_PLD + 0x02)
    104      1.1  nonaka #define		BTNSTAT_POWER		0x01
    105      1.1  nonaka #define		BTNSTAT_SELECT		0x02
    106      1.1  nonaka #define		BTNSTAT_COPY		0x04
    107      1.1  nonaka #define		BTNSTAT_REMOVE		0x08
    108      1.1  nonaka #define		BTNSTAT_RESET		0x10
    109      1.1  nonaka #define	HDLG_INTEN		(HDLG_PLD + 0x03)
    110      1.1  nonaka #define		INTEN_PWRSW		0x01
    111      1.1  nonaka #define		INTEN_BUTTON		0x02
    112  1.1.6.1    chap #define		INTEN_RTC		0x40
    113      1.1  nonaka #define	HDLG_PWRMNG		(HDLG_PLD + 0x04)
    114      1.1  nonaka #define		PWRMNG_POWOFF		0x01
    115      1.1  nonaka #define		PWRMNG_RESET		0x02
    116  1.1.6.1    chap #define	HDLG_FANCTRL		(HDLG_PLD + 0x06)
    117  1.1.6.1    chap #define		FANCTRL_OFF		0x00
    118  1.1.6.1    chap #define		FANCTRL_ON		0x01
    119      1.1  nonaka 
    120      1.1  nonaka #define	hdlg_enable_pldintr(bit) \
    121      1.1  nonaka do { \
    122      1.1  nonaka 	*(volatile uint8_t *)HDLG_INTEN |= (bit); \
    123      1.1  nonaka } while (/*CONSTCOND*/0)
    124      1.1  nonaka 
    125      1.1  nonaka #define	hdlg_disable_pldintr(bit) \
    126      1.1  nonaka do { \
    127      1.1  nonaka 	*(volatile uint8_t *)HDLG_INTEN &= ~(bit); \
    128      1.1  nonaka } while (/*CONSTCOND*/0)
    129      1.1  nonaka 
    130      1.1  nonaka #endif /* _HDLGREG_H_ */
    131