ifpga.c revision 1.22 1 1.22 matt /* $NetBSD: ifpga.c,v 1.22 2008/04/27 18:58:46 matt Exp $ */
2 1.1 rearnsha
3 1.1 rearnsha /*
4 1.1 rearnsha * Copyright (c) 2001 ARM Ltd
5 1.1 rearnsha * All rights reserved.
6 1.1 rearnsha *
7 1.1 rearnsha * Redistribution and use in source and binary forms, with or without
8 1.1 rearnsha * modification, are permitted provided that the following conditions
9 1.1 rearnsha * are met:
10 1.1 rearnsha * 1. Redistributions of source code must retain the above copyright
11 1.1 rearnsha * notice, this list of conditions and the following disclaimer.
12 1.1 rearnsha * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 rearnsha * notice, this list of conditions and the following disclaimer in the
14 1.1 rearnsha * documentation and/or other materials provided with the distribution.
15 1.1 rearnsha * 3. The name of the company may not be used to endorse or promote
16 1.1 rearnsha * products derived from this software without specific prior written
17 1.1 rearnsha * permission.
18 1.1 rearnsha *
19 1.1 rearnsha * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
20 1.1 rearnsha * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 1.1 rearnsha * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.1 rearnsha * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
23 1.1 rearnsha * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 1.1 rearnsha * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
25 1.1 rearnsha * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 1.1 rearnsha * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
27 1.1 rearnsha * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.1 rearnsha * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.1 rearnsha * SUCH DAMAGE.
30 1.1 rearnsha */
31 1.1 rearnsha
32 1.1 rearnsha /*
33 1.1 rearnsha * Integrator FPGA core logic support.
34 1.1 rearnsha *
35 1.1 rearnsha * The integrator board supports the core logic in an FPGA which is loaded
36 1.1 rearnsha * at POR with a custom design. This code supports the default logic as the
37 1.1 rearnsha * board is shipped.
38 1.1 rearnsha */
39 1.16 lukem
40 1.16 lukem #include <sys/cdefs.h>
41 1.22 matt __KERNEL_RCSID(0, "$NetBSD: ifpga.c,v 1.22 2008/04/27 18:58:46 matt Exp $");
42 1.1 rearnsha
43 1.22 matt #include <sys/param.h>
44 1.1 rearnsha #include <sys/types.h>
45 1.1 rearnsha #include <sys/device.h>
46 1.1 rearnsha #include <sys/systm.h>
47 1.1 rearnsha #include <sys/extent.h>
48 1.1 rearnsha #include <sys/malloc.h>
49 1.1 rearnsha #include <sys/null.h>
50 1.1 rearnsha
51 1.1 rearnsha #include <dev/pci/pcivar.h>
52 1.1 rearnsha #include <dev/pci/pciconf.h>
53 1.1 rearnsha
54 1.5 thorpej #include <arm/cpufunc.h>
55 1.1 rearnsha
56 1.1 rearnsha #include "opt_pci.h"
57 1.1 rearnsha #include "pci.h"
58 1.1 rearnsha
59 1.1 rearnsha #include <evbarm/ifpga/ifpgamem.h>
60 1.1 rearnsha #include <evbarm/ifpga/ifpgavar.h>
61 1.1 rearnsha #include <evbarm/ifpga/ifpgareg.h>
62 1.1 rearnsha #include <evbarm/ifpga/ifpga_pcivar.h>
63 1.1 rearnsha #include <evbarm/dev/v360reg.h>
64 1.1 rearnsha
65 1.10 thorpej #include <evbarm/integrator/int_bus_dma.h>
66 1.17 rearnsha #include "locators.h"
67 1.10 thorpej
68 1.1 rearnsha /* Prototypes */
69 1.1 rearnsha static int ifpga_match (struct device *, struct cfdata *, void *);
70 1.1 rearnsha static void ifpga_attach (struct device *, struct device *, void *);
71 1.1 rearnsha static int ifpga_print (void *, const char *);
72 1.1 rearnsha
73 1.1 rearnsha /* Drive and attach structures */
74 1.13 thorpej CFATTACH_DECL(ifpga, sizeof(struct ifpga_softc),
75 1.13 thorpej ifpga_match, ifpga_attach, NULL, NULL);
76 1.1 rearnsha
77 1.1 rearnsha int ifpga_found;
78 1.1 rearnsha
79 1.1 rearnsha /* Default UART clock speed (we should make this a boot option). */
80 1.1 rearnsha int ifpga_uart_clk = IFPGA_UART_CLK;
81 1.1 rearnsha
82 1.1 rearnsha #if NPCI > 0
83 1.1 rearnsha /* PCI handles */
84 1.1 rearnsha extern struct arm32_pci_chipset ifpga_pci_chipset;
85 1.1 rearnsha extern struct arm32_bus_dma_tag ifpga_pci_bus_dma_tag;
86 1.1 rearnsha
87 1.1 rearnsha static struct bus_space ifpga_pci_io_tag;
88 1.1 rearnsha static struct bus_space ifpga_pci_mem_tag;
89 1.1 rearnsha #endif /* NPCI > 0 */
90 1.1 rearnsha
91 1.1 rearnsha static struct bus_space ifpga_bs_tag;
92 1.1 rearnsha
93 1.17 rearnsha struct ifpga_softc *ifpga_sc;
94 1.1 rearnsha /*
95 1.1 rearnsha * Print the configuration information for children
96 1.1 rearnsha */
97 1.1 rearnsha
98 1.1 rearnsha static int
99 1.1 rearnsha ifpga_print(void *aux, const char *pnp)
100 1.1 rearnsha {
101 1.1 rearnsha struct ifpga_attach_args *ifa = aux;
102 1.1 rearnsha
103 1.1 rearnsha if (ifa->ifa_addr != -1)
104 1.14 thorpej aprint_normal(" addr 0x%lx", (unsigned long)ifa->ifa_addr);
105 1.1 rearnsha if (ifa->ifa_irq != -1)
106 1.14 thorpej aprint_normal(" irq %d", ifa->ifa_irq);
107 1.1 rearnsha
108 1.1 rearnsha return UNCONF;
109 1.1 rearnsha }
110 1.1 rearnsha
111 1.1 rearnsha static int
112 1.19 drochner ifpga_search(struct device *parent, struct cfdata *cf,
113 1.20 drochner const int *ldesc, void *aux)
114 1.1 rearnsha {
115 1.1 rearnsha struct ifpga_softc *sc = (struct ifpga_softc *)parent;
116 1.1 rearnsha struct ifpga_attach_args ifa;
117 1.1 rearnsha int tryagain;
118 1.1 rearnsha
119 1.1 rearnsha do {
120 1.1 rearnsha ifa.ifa_iot = sc->sc_iot;
121 1.1 rearnsha ifa.ifa_addr = cf->cf_iobase;
122 1.1 rearnsha ifa.ifa_irq = cf->cf_irq;
123 1.1 rearnsha ifa.ifa_sc_ioh = sc->sc_sc_ioh;
124 1.1 rearnsha
125 1.1 rearnsha tryagain = 0;
126 1.11 thorpej if (config_match(parent, cf, &ifa) > 0) {
127 1.1 rearnsha config_attach(parent, cf, &ifa, ifpga_print);
128 1.1 rearnsha tryagain = (cf->cf_fstate == FSTATE_STAR);
129 1.1 rearnsha }
130 1.1 rearnsha } while (tryagain);
131 1.1 rearnsha
132 1.1 rearnsha return 0;
133 1.1 rearnsha }
134 1.1 rearnsha
135 1.1 rearnsha static int
136 1.1 rearnsha ifpga_match(struct device *parent, struct cfdata *cf, void *aux)
137 1.1 rearnsha {
138 1.1 rearnsha #if 0
139 1.1 rearnsha struct mainbus_attach_args *ma = aux;
140 1.1 rearnsha
141 1.1 rearnsha /* Make sure that we're looking for the IFPGA. */
142 1.1 rearnsha if (strcmp(ma->ma_name, ifpga_md.md_name))
143 1.1 rearnsha return 0;
144 1.1 rearnsha #endif
145 1.1 rearnsha
146 1.1 rearnsha /* We can only have one instance of the IFPGA. */
147 1.1 rearnsha if (ifpga_found)
148 1.1 rearnsha return 0;
149 1.1 rearnsha
150 1.1 rearnsha return 1;
151 1.1 rearnsha }
152 1.1 rearnsha
153 1.1 rearnsha static void
154 1.1 rearnsha ifpga_attach(struct device *parent, struct device *self, void *aux)
155 1.1 rearnsha {
156 1.1 rearnsha struct ifpga_softc *sc = (struct ifpga_softc *)self;
157 1.1 rearnsha u_int id, sysclk;
158 1.1 rearnsha #if defined(PCI_NETBSD_CONFIGURE) && NPCI > 0
159 1.1 rearnsha struct extent *ioext, *memext, *pmemext;
160 1.1 rearnsha struct ifpga_pci_softc *pci_sc;
161 1.1 rearnsha struct pcibus_attach_args pci_pba;
162 1.1 rearnsha #endif
163 1.1 rearnsha
164 1.1 rearnsha ifpga_found = 1;
165 1.1 rearnsha
166 1.1 rearnsha /* We want a memory-mapped bus space, since the I/O space is sparse. */
167 1.1 rearnsha ifpga_create_mem_bs_tag(&ifpga_bs_tag, (void *)IFPGA_IO_BASE);
168 1.1 rearnsha
169 1.1 rearnsha #if NPCI > 0
170 1.1 rearnsha /* But the PCI config space is quite large, so we have a linear region
171 1.1 rearnsha for that pre-allocated. */
172 1.1 rearnsha
173 1.1 rearnsha ifpga_create_io_bs_tag(&ifpga_pci_io_tag, (void *)IFPGA_PCI_IO_VBASE);
174 1.1 rearnsha ifpga_create_mem_bs_tag(&ifpga_pci_mem_tag, (void *)0);
175 1.1 rearnsha #endif
176 1.1 rearnsha
177 1.1 rearnsha sc->sc_iot = &ifpga_bs_tag;
178 1.1 rearnsha
179 1.1 rearnsha ifpga_sc = sc;
180 1.1 rearnsha
181 1.1 rearnsha /* Now map in the IFPGA motherboard registers. */
182 1.1 rearnsha if (bus_space_map(sc->sc_iot, IFPGA_IO_SC_BASE, IFPGA_IO_SC_SIZE, 0,
183 1.1 rearnsha &sc->sc_sc_ioh))
184 1.1 rearnsha panic("%s: Cannot map system controller registers",
185 1.1 rearnsha self->dv_xname);
186 1.1 rearnsha
187 1.1 rearnsha id = bus_space_read_4(sc->sc_iot, sc->sc_sc_ioh, IFPGA_SC_ID);
188 1.1 rearnsha
189 1.1 rearnsha printf(": Build %d, ", (id & IFPGA_SC_ID_BUILD_MASK) >>
190 1.1 rearnsha IFPGA_SC_ID_BUILD_SHIFT);
191 1.1 rearnsha switch (id & IFPGA_SC_ID_REV_MASK)
192 1.1 rearnsha {
193 1.1 rearnsha case IFPGA_SC_ID_REV_A:
194 1.1 rearnsha printf("Rev A, ");
195 1.1 rearnsha break;
196 1.1 rearnsha case IFPGA_SC_ID_REV_B:
197 1.1 rearnsha printf("Rev B, ");
198 1.1 rearnsha break;
199 1.1 rearnsha }
200 1.1 rearnsha
201 1.1 rearnsha printf("Manufacturer ");
202 1.1 rearnsha switch (id & IFPGA_SC_ID_MAN_MASK)
203 1.1 rearnsha {
204 1.1 rearnsha case IFPGA_SC_ID_MAN_ARM:
205 1.1 rearnsha printf("ARM Ltd,");
206 1.1 rearnsha break;
207 1.1 rearnsha default:
208 1.1 rearnsha printf("Unknown,");
209 1.1 rearnsha break;
210 1.1 rearnsha }
211 1.1 rearnsha
212 1.1 rearnsha switch (id & IFPGA_SC_ID_ARCH_MASK)
213 1.1 rearnsha {
214 1.1 rearnsha case IFPGA_SC_ID_ARCH_ASBLE:
215 1.1 rearnsha printf(" ASB, Little-endian,");
216 1.1 rearnsha break;
217 1.1 rearnsha case IFPGA_SC_ID_ARCH_AHBLE:
218 1.1 rearnsha printf(" AHB, Little-endian,");
219 1.1 rearnsha break;
220 1.1 rearnsha default:
221 1.1 rearnsha panic(" Unsupported bus");
222 1.1 rearnsha }
223 1.1 rearnsha
224 1.1 rearnsha printf("\n%s: FPGA ", self->dv_xname);
225 1.1 rearnsha
226 1.1 rearnsha switch (id & IFPGA_SC_ID_FPGA_MASK)
227 1.1 rearnsha {
228 1.1 rearnsha case IFPGA_SC_ID_FPGA_XC4062:
229 1.1 rearnsha printf("XC4062");
230 1.1 rearnsha break;
231 1.1 rearnsha case IFPGA_SC_ID_FPGA_XC4085:
232 1.1 rearnsha printf("XC4085");
233 1.1 rearnsha break;
234 1.1 rearnsha default:
235 1.1 rearnsha printf("unknown");
236 1.1 rearnsha break;
237 1.1 rearnsha }
238 1.1 rearnsha
239 1.1 rearnsha sysclk = bus_space_read_1(sc->sc_iot, sc->sc_sc_ioh, IFPGA_SC_OSC);
240 1.1 rearnsha sysclk &= IFPGA_SC_OSC_S_VDW;
241 1.1 rearnsha sysclk += 8;
242 1.1 rearnsha
243 1.1 rearnsha printf(", SYSCLK %d.%02dMHz", sysclk >> 2, (sysclk & 3) * 25);
244 1.1 rearnsha
245 1.1 rearnsha /* Map the Interrupt controller */
246 1.1 rearnsha if (bus_space_map(sc->sc_iot, IFPGA_IO_IRQ_BASE, IFPGA_IO_IRQ_SIZE,
247 1.1 rearnsha BUS_SPACE_MAP_LINEAR, &sc->sc_irq_ioh))
248 1.1 rearnsha panic("%s: Cannot map irq controller registers",
249 1.1 rearnsha self->dv_xname);
250 1.1 rearnsha
251 1.1 rearnsha /* We can write to the IRQ/FIQ controller now. */
252 1.17 rearnsha ifpga_intr_postinit();
253 1.1 rearnsha
254 1.1 rearnsha /* Map the core module */
255 1.1 rearnsha if (bus_space_map(sc->sc_iot, IFPGA_IO_CM_BASE, IFPGA_IO_CM_SIZE, 0,
256 1.1 rearnsha &sc->sc_cm_ioh))
257 1.1 rearnsha panic("%s: Cannot map core module registers", self->dv_xname);
258 1.1 rearnsha
259 1.1 rearnsha /* Map the timers */
260 1.1 rearnsha if (bus_space_map(sc->sc_iot, IFPGA_IO_TMR_BASE, IFPGA_IO_TMR_SIZE, 0,
261 1.1 rearnsha &sc->sc_tmr_ioh))
262 1.1 rearnsha panic("%s: Cannot map timer registers", self->dv_xname);
263 1.1 rearnsha
264 1.1 rearnsha printf("\n");
265 1.1 rearnsha
266 1.1 rearnsha #if NPCI > 0
267 1.1 rearnsha pci_sc = malloc(sizeof(struct ifpga_pci_softc), M_DEVBUF, M_WAITOK);
268 1.1 rearnsha pci_sc->sc_iot = &ifpga_pci_io_tag;
269 1.1 rearnsha pci_sc->sc_memt = &ifpga_pci_mem_tag;
270 1.1 rearnsha
271 1.1 rearnsha if (bus_space_map(pci_sc->sc_iot, 0, IFPGA_PCI_IO_VSIZE, 0,
272 1.1 rearnsha &pci_sc->sc_io_ioh)
273 1.1 rearnsha || bus_space_map(pci_sc->sc_iot,
274 1.1 rearnsha IFPGA_PCI_CONF_VBASE - IFPGA_PCI_IO_VBASE, IFPGA_PCI_CONF_VSIZE, 0,
275 1.1 rearnsha &pci_sc->sc_conf_ioh)
276 1.1 rearnsha || bus_space_map(pci_sc->sc_memt, IFPGA_V360_REG_BASE,
277 1.1 rearnsha IFPGA_V360_REG_SIZE, 0, &pci_sc->sc_reg_ioh))
278 1.1 rearnsha panic("%s: Cannot map pci memory", self->dv_xname);
279 1.1 rearnsha
280 1.1 rearnsha {
281 1.1 rearnsha pcireg_t id_reg, class_reg;
282 1.1 rearnsha char buf[1000];
283 1.1 rearnsha
284 1.1 rearnsha id_reg = bus_space_read_4(pci_sc->sc_memt, pci_sc->sc_reg_ioh,
285 1.1 rearnsha V360_PCI_VENDOR);
286 1.1 rearnsha class_reg = bus_space_read_4(pci_sc->sc_memt,
287 1.1 rearnsha pci_sc->sc_reg_ioh, V360_PCI_CC_REV);
288 1.1 rearnsha
289 1.18 kleink pci_devinfo(id_reg, class_reg, 1, buf, sizeof(buf));
290 1.1 rearnsha printf("%s: %s\n", self->dv_xname, buf);
291 1.1 rearnsha }
292 1.1 rearnsha
293 1.1 rearnsha #if defined(PCI_NETBSD_CONFIGURE)
294 1.1 rearnsha ioext = extent_create("pciio", 0x00000000,
295 1.1 rearnsha 0x00000000 + IFPGA_PCI_IO_VSIZE, M_DEVBUF, NULL, 0, EX_NOWAIT);
296 1.1 rearnsha memext = extent_create("pcimem", IFPGA_PCI_APP0_BASE,
297 1.1 rearnsha IFPGA_PCI_APP0_BASE + IFPGA_PCI_APP0_SIZE,
298 1.1 rearnsha M_DEVBUF, NULL, 0, EX_NOWAIT);
299 1.1 rearnsha pmemext = extent_create("pcipmem", IFPGA_PCI_APP1_BASE,
300 1.1 rearnsha IFPGA_PCI_APP1_BASE + IFPGA_PCI_APP1_SIZE,
301 1.1 rearnsha M_DEVBUF, NULL, 0, EX_NOWAIT);
302 1.1 rearnsha ifpga_pci_chipset.pc_conf_v = (void *)pci_sc;
303 1.4 thorpej pci_configure_bus(&ifpga_pci_chipset, ioext, memext, pmemext, 0,
304 1.4 thorpej arm_dcache_align);
305 1.1 rearnsha extent_destroy(pmemext);
306 1.1 rearnsha extent_destroy(memext);
307 1.1 rearnsha extent_destroy(ioext);
308 1.1 rearnsha
309 1.1 rearnsha printf("pci_configure_bus done\n");
310 1.1 rearnsha #endif /* PCI_NETBSD_CONFIGURE */
311 1.1 rearnsha #endif /* NPCI > 0 */
312 1.1 rearnsha
313 1.1 rearnsha /* Finally, search for children. */
314 1.19 drochner config_search_ia(ifpga_search, self, "ifpga", NULL);
315 1.1 rearnsha
316 1.1 rearnsha #if NPCI > 0
317 1.10 thorpej integrator_pci_dma_init(&ifpga_pci_bus_dma_tag);
318 1.10 thorpej
319 1.1 rearnsha pci_pba.pba_pc = &ifpga_pci_chipset;
320 1.1 rearnsha pci_pba.pba_iot = &ifpga_pci_io_tag;
321 1.1 rearnsha pci_pba.pba_memt = &ifpga_pci_mem_tag;
322 1.1 rearnsha pci_pba.pba_dmat = &ifpga_pci_bus_dma_tag;
323 1.15 fvdl pci_pba.pba_dmat64 = NULL;
324 1.1 rearnsha pci_pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
325 1.1 rearnsha pci_pba.pba_bus = 0;
326 1.9 briggs pci_pba.pba_bridgetag = NULL;
327 1.1 rearnsha
328 1.19 drochner config_found_ia(self, "pcibus", &pci_pba, pcibusprint);
329 1.1 rearnsha #endif
330 1.1 rearnsha }
331 1.1 rearnsha
332 1.1 rearnsha void
333 1.1 rearnsha ifpga_reset(void)
334 1.1 rearnsha {
335 1.1 rearnsha bus_space_write_1(ifpga_sc->sc_iot, ifpga_sc->sc_sc_ioh,
336 1.1 rearnsha IFPGA_SC_CTRLS, IFPGA_SC_CTRL_SOFTRESET);
337 1.1 rearnsha }
338