ifpga_intr.c revision 1.5 1 1.5 wiz /* $NetBSD: ifpga_intr.c,v 1.5 2006/11/24 21:20:05 wiz Exp $ */
2 1.1 rearnsha
3 1.1 rearnsha /*
4 1.1 rearnsha * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 1.1 rearnsha * All rights reserved.
6 1.1 rearnsha *
7 1.1 rearnsha * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 rearnsha *
9 1.1 rearnsha * Redistribution and use in source and binary forms, with or without
10 1.1 rearnsha * modification, are permitted provided that the following conditions
11 1.1 rearnsha * are met:
12 1.1 rearnsha * 1. Redistributions of source code must retain the above copyright
13 1.1 rearnsha * notice, this list of conditions and the following disclaimer.
14 1.1 rearnsha * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 rearnsha * notice, this list of conditions and the following disclaimer in the
16 1.1 rearnsha * documentation and/or other materials provided with the distribution.
17 1.1 rearnsha * 3. All advertising materials mentioning features or use of this software
18 1.1 rearnsha * must display the following acknowledgement:
19 1.1 rearnsha * This product includes software developed for the NetBSD Project by
20 1.1 rearnsha * Wasabi Systems, Inc.
21 1.1 rearnsha * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 rearnsha * or promote products derived from this software without specific prior
23 1.1 rearnsha * written permission.
24 1.1 rearnsha *
25 1.1 rearnsha * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 rearnsha * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 rearnsha * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 rearnsha * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 rearnsha * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 rearnsha * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 rearnsha * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 rearnsha * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 rearnsha * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 rearnsha * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 rearnsha * POSSIBILITY OF SUCH DAMAGE.
36 1.1 rearnsha */
37 1.1 rearnsha
38 1.1 rearnsha #ifndef EVBARM_SPL_NOINLINE
39 1.1 rearnsha #define EVBARM_SPL_NOINLINE
40 1.1 rearnsha #endif
41 1.1 rearnsha
42 1.1 rearnsha /*
43 1.1 rearnsha * Interrupt support for the Integrator FPGA.
44 1.1 rearnsha */
45 1.1 rearnsha
46 1.1 rearnsha #include <sys/param.h>
47 1.1 rearnsha #include <sys/systm.h>
48 1.1 rearnsha #include <sys/malloc.h>
49 1.1 rearnsha
50 1.1 rearnsha #include <uvm/uvm_extern.h>
51 1.1 rearnsha
52 1.1 rearnsha #include <machine/bus.h>
53 1.1 rearnsha #include <machine/intr.h>
54 1.1 rearnsha
55 1.1 rearnsha #include <arm/cpufunc.h>
56 1.1 rearnsha
57 1.1 rearnsha #include <evbarm/ifpga/ifpgareg.h>
58 1.1 rearnsha #include <evbarm/ifpga/ifpgavar.h>
59 1.1 rearnsha
60 1.1 rearnsha /* Interrupt handler queues. */
61 1.1 rearnsha struct intrq intrq[NIRQ];
62 1.1 rearnsha
63 1.1 rearnsha /* Interrupts to mask at each level. */
64 1.1 rearnsha int ifpga_imask[NIPL];
65 1.1 rearnsha
66 1.1 rearnsha /* Current interrupt priority level. */
67 1.3 perry volatile int current_spl_level;
68 1.1 rearnsha
69 1.1 rearnsha /* Interrupts pending. */
70 1.3 perry volatile int ifpga_ipending;
71 1.1 rearnsha
72 1.1 rearnsha /* Software copy of the IRQs we have enabled. */
73 1.3 perry volatile uint32_t intr_enabled;
74 1.1 rearnsha
75 1.1 rearnsha /* Mask if interrupts steered to FIQs. */
76 1.1 rearnsha uint32_t intr_steer;
77 1.1 rearnsha
78 1.1 rearnsha /*
79 1.1 rearnsha * Map a software interrupt queue index (to the unused bits in the
80 1.1 rearnsha * ICU registers -- XXX will need to revisit this if those bits are
81 1.1 rearnsha * ever used in future steppings).
82 1.1 rearnsha */
83 1.1 rearnsha static const uint32_t si_to_irqbit[SI_NQUEUES] = {
84 1.1 rearnsha IFPGA_INTR_bit31, /* SI_SOFT */
85 1.1 rearnsha IFPGA_INTR_bit30, /* SI_SOFTCLOCK */
86 1.1 rearnsha IFPGA_INTR_bit29, /* SI_SOFTNET */
87 1.1 rearnsha IFPGA_INTR_bit28, /* SI_SOFTSERIAL */
88 1.1 rearnsha };
89 1.1 rearnsha
90 1.1 rearnsha #define SI_TO_IRQBIT(si) (si_to_irqbit[(si)])
91 1.1 rearnsha
92 1.1 rearnsha /*
93 1.1 rearnsha * Map a software interrupt queue to an interrupt priority level.
94 1.1 rearnsha */
95 1.1 rearnsha static const int si_to_ipl[SI_NQUEUES] = {
96 1.1 rearnsha IPL_SOFT, /* SI_SOFT */
97 1.1 rearnsha IPL_SOFTCLOCK, /* SI_SOFTCLOCK */
98 1.1 rearnsha IPL_SOFTNET, /* SI_SOFTNET */
99 1.1 rearnsha IPL_SOFTSERIAL, /* SI_SOFTSERIAL */
100 1.1 rearnsha };
101 1.1 rearnsha
102 1.1 rearnsha /*
103 1.1 rearnsha * Interrupt bit names.
104 1.1 rearnsha */
105 1.1 rearnsha const char *ifpga_irqnames[] = {
106 1.1 rearnsha "soft", /* 0 */
107 1.1 rearnsha "uart 0", /* 1 */
108 1.1 rearnsha "uart 1", /* 2 */
109 1.1 rearnsha "kbd", /* 3 */
110 1.1 rearnsha "mouse", /* 4 */
111 1.1 rearnsha "tmr 0", /* 5 */
112 1.1 rearnsha "tmr 1 hard", /* 6 */
113 1.1 rearnsha "tmr 2 stat", /* 7 */
114 1.1 rearnsha "rtc", /* 8 */
115 1.1 rearnsha "exp 0", /* 9 */
116 1.1 rearnsha "exp 1", /* 10 */
117 1.1 rearnsha "exp 2", /* 11 */
118 1.1 rearnsha "exp 3", /* 12 */
119 1.1 rearnsha "pci 0", /* 13 */
120 1.1 rearnsha "pci 1", /* 14 */
121 1.1 rearnsha "pci 2", /* 15 */
122 1.1 rearnsha "pci 3", /* 16 */
123 1.1 rearnsha "V3 br", /* 17 */
124 1.1 rearnsha "deg", /* 18 */
125 1.1 rearnsha "enum", /* 19 */
126 1.1 rearnsha "pci lb", /* 20 */
127 1.1 rearnsha "autoPC", /* 21 */
128 1.1 rearnsha "irq 22", /* 22 */
129 1.1 rearnsha "irq 23", /* 23 */
130 1.1 rearnsha "irq 24", /* 24 */
131 1.1 rearnsha "irq 25", /* 25 */
132 1.1 rearnsha "irq 26", /* 26 */
133 1.1 rearnsha "irq 27", /* 27 */
134 1.1 rearnsha "irq 28", /* 28 */
135 1.1 rearnsha "irq 29", /* 29 */
136 1.1 rearnsha "irq 30", /* 30 */
137 1.1 rearnsha "irq 31", /* 31 */
138 1.1 rearnsha };
139 1.1 rearnsha
140 1.1 rearnsha void ifpga_intr_dispatch(struct clockframe *frame);
141 1.1 rearnsha
142 1.1 rearnsha extern struct ifpga_softc *ifpga_sc;
143 1.1 rearnsha
144 1.3 perry static inline uint32_t
145 1.1 rearnsha ifpga_iintsrc_read(void)
146 1.1 rearnsha {
147 1.1 rearnsha return bus_space_read_4(ifpga_sc->sc_iot, ifpga_sc->sc_irq_ioh,
148 1.1 rearnsha IFPGA_INTR_STATUS);
149 1.1 rearnsha }
150 1.1 rearnsha
151 1.3 perry static inline void
152 1.1 rearnsha ifpga_enable_irq(int irq)
153 1.1 rearnsha {
154 1.1 rearnsha
155 1.1 rearnsha intr_enabled |= (1U << irq);
156 1.1 rearnsha ifpga_set_intrmask();
157 1.1 rearnsha }
158 1.1 rearnsha
159 1.3 perry static inline void
160 1.1 rearnsha ifpga_disable_irq(int irq)
161 1.1 rearnsha {
162 1.1 rearnsha
163 1.1 rearnsha intr_enabled &= ~(1U << irq);
164 1.1 rearnsha ifpga_set_intrmask();
165 1.1 rearnsha }
166 1.1 rearnsha
167 1.1 rearnsha /*
168 1.1 rearnsha * NOTE: This routine must be called with interrupts disabled in the CPSR.
169 1.1 rearnsha */
170 1.1 rearnsha static void
171 1.1 rearnsha ifpga_intr_calculate_masks(void)
172 1.1 rearnsha {
173 1.1 rearnsha struct intrq *iq;
174 1.1 rearnsha struct intrhand *ih;
175 1.1 rearnsha int irq, ipl;
176 1.1 rearnsha
177 1.1 rearnsha /* First, figure out which IPLs each IRQ has. */
178 1.1 rearnsha for (irq = 0; irq < NIRQ; irq++) {
179 1.1 rearnsha int levels = 0;
180 1.1 rearnsha iq = &intrq[irq];
181 1.1 rearnsha ifpga_disable_irq(irq);
182 1.1 rearnsha for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
183 1.1 rearnsha ih = TAILQ_NEXT(ih, ih_list))
184 1.1 rearnsha levels |= (1U << ih->ih_ipl);
185 1.1 rearnsha iq->iq_levels = levels;
186 1.1 rearnsha }
187 1.1 rearnsha
188 1.1 rearnsha /* Next, figure out which IRQs are used by each IPL. */
189 1.1 rearnsha for (ipl = 0; ipl < NIPL; ipl++) {
190 1.1 rearnsha int irqs = 0;
191 1.1 rearnsha for (irq = 0; irq < NIRQ; irq++) {
192 1.1 rearnsha if (intrq[irq].iq_levels & (1U << ipl))
193 1.1 rearnsha irqs |= (1U << irq);
194 1.1 rearnsha }
195 1.1 rearnsha ifpga_imask[ipl] = irqs;
196 1.1 rearnsha }
197 1.1 rearnsha
198 1.1 rearnsha ifpga_imask[IPL_NONE] = 0;
199 1.1 rearnsha
200 1.1 rearnsha /*
201 1.1 rearnsha * Initialize the soft interrupt masks to block themselves.
202 1.1 rearnsha */
203 1.1 rearnsha ifpga_imask[IPL_SOFT] = SI_TO_IRQBIT(SI_SOFT);
204 1.1 rearnsha ifpga_imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTCLOCK);
205 1.1 rearnsha ifpga_imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTNET);
206 1.1 rearnsha ifpga_imask[IPL_SOFTSERIAL] = SI_TO_IRQBIT(SI_SOFTSERIAL);
207 1.1 rearnsha
208 1.1 rearnsha /*
209 1.1 rearnsha * splsoftclock() is the only interface that users of the
210 1.1 rearnsha * generic software interrupt facility have to block their
211 1.1 rearnsha * soft intrs, so splsoftclock() must also block IPL_SOFT.
212 1.1 rearnsha */
213 1.1 rearnsha ifpga_imask[IPL_SOFTCLOCK] |= ifpga_imask[IPL_SOFT];
214 1.1 rearnsha
215 1.1 rearnsha /*
216 1.1 rearnsha * splsoftnet() must also block splsoftclock(), since we don't
217 1.1 rearnsha * want timer-driven network events to occur while we're
218 1.1 rearnsha * processing incoming packets.
219 1.1 rearnsha */
220 1.1 rearnsha ifpga_imask[IPL_SOFTNET] |= ifpga_imask[IPL_SOFTCLOCK];
221 1.1 rearnsha
222 1.1 rearnsha /*
223 1.5 wiz * Enforce a hierarchy that gives "slow" device (or devices with
224 1.1 rearnsha * limited input buffer space/"real-time" requirements) a better
225 1.1 rearnsha * chance at not dropping data.
226 1.1 rearnsha */
227 1.1 rearnsha ifpga_imask[IPL_BIO] |= ifpga_imask[IPL_SOFTNET];
228 1.1 rearnsha ifpga_imask[IPL_NET] |= ifpga_imask[IPL_BIO];
229 1.1 rearnsha ifpga_imask[IPL_SOFTSERIAL] |= ifpga_imask[IPL_NET];
230 1.1 rearnsha ifpga_imask[IPL_TTY] |= ifpga_imask[IPL_SOFTSERIAL];
231 1.1 rearnsha
232 1.1 rearnsha /*
233 1.1 rearnsha * splvm() blocks all interrupts that use the kernel memory
234 1.1 rearnsha * allocation facilities.
235 1.1 rearnsha */
236 1.1 rearnsha ifpga_imask[IPL_VM] |= ifpga_imask[IPL_TTY];
237 1.1 rearnsha
238 1.1 rearnsha /*
239 1.1 rearnsha * Audio devices are not allowed to perform memory allocation
240 1.1 rearnsha * in their interrupt routines, and they have fairly "real-time"
241 1.1 rearnsha * requirements, so give them a high interrupt priority.
242 1.1 rearnsha */
243 1.1 rearnsha ifpga_imask[IPL_AUDIO] |= ifpga_imask[IPL_VM];
244 1.1 rearnsha
245 1.1 rearnsha /*
246 1.1 rearnsha * splclock() must block anything that uses the scheduler.
247 1.1 rearnsha */
248 1.1 rearnsha ifpga_imask[IPL_CLOCK] |= ifpga_imask[IPL_AUDIO];
249 1.1 rearnsha
250 1.1 rearnsha /*
251 1.1 rearnsha * splstatclock() must also block the clock.
252 1.1 rearnsha */
253 1.1 rearnsha ifpga_imask[IPL_STATCLOCK] |= ifpga_imask[IPL_CLOCK];
254 1.1 rearnsha
255 1.1 rearnsha /*
256 1.1 rearnsha * splhigh() must block "everything".
257 1.1 rearnsha */
258 1.1 rearnsha ifpga_imask[IPL_HIGH] |= ifpga_imask[IPL_STATCLOCK];
259 1.1 rearnsha
260 1.1 rearnsha /*
261 1.1 rearnsha * XXX We need serial drivers to run at the absolute highest priority
262 1.1 rearnsha * in order to avoid overruns, so serial > high.
263 1.1 rearnsha */
264 1.1 rearnsha ifpga_imask[IPL_SERIAL] |= ifpga_imask[IPL_HIGH];
265 1.1 rearnsha
266 1.1 rearnsha /*
267 1.1 rearnsha * Now compute which IRQs must be blocked when servicing any
268 1.1 rearnsha * given IRQ.
269 1.1 rearnsha */
270 1.1 rearnsha for (irq = 0; irq < NIRQ; irq++) {
271 1.1 rearnsha int irqs = (1U << irq);
272 1.1 rearnsha iq = &intrq[irq];
273 1.1 rearnsha if (TAILQ_FIRST(&iq->iq_list) != NULL)
274 1.1 rearnsha ifpga_enable_irq(irq);
275 1.1 rearnsha for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
276 1.1 rearnsha ih = TAILQ_NEXT(ih, ih_list))
277 1.1 rearnsha irqs |= ifpga_imask[ih->ih_ipl];
278 1.1 rearnsha iq->iq_mask = irqs;
279 1.1 rearnsha }
280 1.1 rearnsha }
281 1.1 rearnsha
282 1.4 mrg void
283 1.1 rearnsha ifpga_do_pending(void)
284 1.1 rearnsha {
285 1.1 rearnsha static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
286 1.1 rearnsha int new, oldirqstate;
287 1.1 rearnsha
288 1.1 rearnsha if (__cpu_simple_lock_try(&processing) == 0)
289 1.1 rearnsha return;
290 1.1 rearnsha
291 1.1 rearnsha new = current_spl_level;
292 1.1 rearnsha
293 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit);
294 1.1 rearnsha
295 1.1 rearnsha #define DO_SOFTINT(si) \
296 1.1 rearnsha if ((ifpga_ipending & ~new) & SI_TO_IRQBIT(si)) { \
297 1.1 rearnsha ifpga_ipending &= ~SI_TO_IRQBIT(si); \
298 1.1 rearnsha current_spl_level |= ifpga_imask[si_to_ipl[(si)]]; \
299 1.1 rearnsha restore_interrupts(oldirqstate); \
300 1.1 rearnsha softintr_dispatch(si); \
301 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit); \
302 1.1 rearnsha current_spl_level = new; \
303 1.1 rearnsha }
304 1.1 rearnsha
305 1.1 rearnsha DO_SOFTINT(SI_SOFTSERIAL);
306 1.1 rearnsha DO_SOFTINT(SI_SOFTNET);
307 1.1 rearnsha DO_SOFTINT(SI_SOFTCLOCK);
308 1.1 rearnsha DO_SOFTINT(SI_SOFT);
309 1.1 rearnsha
310 1.1 rearnsha __cpu_simple_unlock(&processing);
311 1.1 rearnsha
312 1.1 rearnsha restore_interrupts(oldirqstate);
313 1.1 rearnsha }
314 1.1 rearnsha
315 1.1 rearnsha void
316 1.1 rearnsha splx(int new)
317 1.1 rearnsha {
318 1.1 rearnsha
319 1.1 rearnsha ifpga_splx(new);
320 1.1 rearnsha }
321 1.1 rearnsha
322 1.1 rearnsha int
323 1.1 rearnsha _spllower(int ipl)
324 1.1 rearnsha {
325 1.1 rearnsha
326 1.1 rearnsha return (ifpga_spllower(ipl));
327 1.1 rearnsha }
328 1.1 rearnsha
329 1.1 rearnsha int
330 1.1 rearnsha _splraise(int ipl)
331 1.1 rearnsha {
332 1.1 rearnsha
333 1.1 rearnsha return (ifpga_splraise(ipl));
334 1.1 rearnsha }
335 1.1 rearnsha
336 1.1 rearnsha void
337 1.1 rearnsha _setsoftintr(int si)
338 1.1 rearnsha {
339 1.1 rearnsha int oldirqstate;
340 1.1 rearnsha
341 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit);
342 1.1 rearnsha ifpga_ipending |= SI_TO_IRQBIT(si);
343 1.1 rearnsha restore_interrupts(oldirqstate);
344 1.1 rearnsha
345 1.1 rearnsha /* Process unmasked pending soft interrupts. */
346 1.1 rearnsha if ((ifpga_ipending & INT_SWMASK) & ~current_spl_level)
347 1.1 rearnsha ifpga_do_pending();
348 1.1 rearnsha }
349 1.1 rearnsha
350 1.1 rearnsha /*
351 1.1 rearnsha * ifpga_intr_init:
352 1.1 rearnsha *
353 1.1 rearnsha * Initialize the rest of the interrupt subsystem, making it
354 1.1 rearnsha * ready to handle interrupts from devices.
355 1.1 rearnsha */
356 1.1 rearnsha void
357 1.1 rearnsha ifpga_intr_init(void)
358 1.1 rearnsha {
359 1.1 rearnsha struct intrq *iq;
360 1.1 rearnsha int i;
361 1.1 rearnsha
362 1.1 rearnsha intr_enabled = 0;
363 1.1 rearnsha
364 1.1 rearnsha for (i = 0; i < NIRQ; i++) {
365 1.1 rearnsha iq = &intrq[i];
366 1.1 rearnsha TAILQ_INIT(&iq->iq_list);
367 1.1 rearnsha
368 1.1 rearnsha evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
369 1.1 rearnsha NULL, "ifpga", ifpga_irqnames[i]);
370 1.1 rearnsha }
371 1.1 rearnsha }
372 1.1 rearnsha
373 1.1 rearnsha void
374 1.1 rearnsha ifpga_intr_postinit(void)
375 1.1 rearnsha {
376 1.1 rearnsha ifpga_intr_calculate_masks();
377 1.1 rearnsha
378 1.1 rearnsha /* Enable IRQs (don't yet use FIQs). */
379 1.1 rearnsha enable_interrupts(I32_bit);
380 1.1 rearnsha }
381 1.1 rearnsha
382 1.1 rearnsha void *
383 1.1 rearnsha ifpga_intr_establish(int irq, int ipl, int (*func)(void *), void *arg)
384 1.1 rearnsha {
385 1.1 rearnsha struct intrq *iq;
386 1.1 rearnsha struct intrhand *ih;
387 1.1 rearnsha u_int oldirqstate;
388 1.1 rearnsha
389 1.1 rearnsha if (irq < 0 || irq > NIRQ)
390 1.1 rearnsha panic("ifpga_intr_establish: IRQ %d out of range", irq);
391 1.1 rearnsha
392 1.1 rearnsha ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
393 1.1 rearnsha if (ih == NULL)
394 1.1 rearnsha return (NULL);
395 1.1 rearnsha
396 1.1 rearnsha ih->ih_func = func;
397 1.1 rearnsha ih->ih_arg = arg;
398 1.1 rearnsha ih->ih_ipl = ipl;
399 1.1 rearnsha ih->ih_irq = irq;
400 1.1 rearnsha
401 1.1 rearnsha iq = &intrq[irq];
402 1.1 rearnsha
403 1.1 rearnsha /* All IOP321 interrupts are level-triggered. */
404 1.1 rearnsha iq->iq_ist = IST_LEVEL;
405 1.1 rearnsha
406 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit);
407 1.1 rearnsha
408 1.1 rearnsha TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
409 1.1 rearnsha
410 1.1 rearnsha ifpga_intr_calculate_masks();
411 1.1 rearnsha
412 1.1 rearnsha restore_interrupts(oldirqstate);
413 1.1 rearnsha
414 1.1 rearnsha return (ih);
415 1.1 rearnsha }
416 1.1 rearnsha
417 1.1 rearnsha void
418 1.1 rearnsha ifpga_intr_disestablish(void *cookie)
419 1.1 rearnsha {
420 1.1 rearnsha struct intrhand *ih = cookie;
421 1.1 rearnsha struct intrq *iq = &intrq[ih->ih_irq];
422 1.1 rearnsha int oldirqstate;
423 1.1 rearnsha
424 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit);
425 1.1 rearnsha
426 1.1 rearnsha TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
427 1.1 rearnsha
428 1.1 rearnsha ifpga_intr_calculate_masks();
429 1.1 rearnsha
430 1.1 rearnsha restore_interrupts(oldirqstate);
431 1.1 rearnsha }
432 1.1 rearnsha
433 1.1 rearnsha void
434 1.1 rearnsha ifpga_intr_dispatch(struct clockframe *frame)
435 1.1 rearnsha {
436 1.1 rearnsha struct intrq *iq;
437 1.1 rearnsha struct intrhand *ih;
438 1.1 rearnsha int oldirqstate, pcpl, irq, ibit, hwpend;
439 1.1 rearnsha
440 1.1 rearnsha pcpl = current_spl_level;
441 1.1 rearnsha
442 1.1 rearnsha hwpend = ifpga_iintsrc_read();
443 1.1 rearnsha
444 1.1 rearnsha /*
445 1.1 rearnsha * Disable all the interrupts that are pending. We will
446 1.1 rearnsha * reenable them once they are processed and not masked.
447 1.1 rearnsha */
448 1.1 rearnsha intr_enabled &= ~hwpend;
449 1.1 rearnsha ifpga_set_intrmask();
450 1.1 rearnsha
451 1.1 rearnsha /* Wait for these interrupts to be suppressed. */
452 1.1 rearnsha while ((ifpga_iintsrc_read() & hwpend) != 0)
453 1.1 rearnsha ;
454 1.1 rearnsha
455 1.1 rearnsha while (hwpend != 0) {
456 1.1 rearnsha irq = ffs(hwpend) - 1;
457 1.1 rearnsha ibit = (1U << irq);
458 1.1 rearnsha
459 1.1 rearnsha hwpend &= ~ibit;
460 1.1 rearnsha
461 1.1 rearnsha if (pcpl & ibit) {
462 1.1 rearnsha /*
463 1.1 rearnsha * IRQ is masked; mark it as pending and check
464 1.1 rearnsha * the next one. Note: the IRQ is already disabled.
465 1.1 rearnsha */
466 1.1 rearnsha ifpga_ipending |= ibit;
467 1.1 rearnsha continue;
468 1.1 rearnsha }
469 1.1 rearnsha
470 1.1 rearnsha ifpga_ipending &= ~ibit;
471 1.1 rearnsha
472 1.1 rearnsha iq = &intrq[irq];
473 1.1 rearnsha iq->iq_ev.ev_count++;
474 1.1 rearnsha uvmexp.intrs++;
475 1.1 rearnsha current_spl_level |= iq->iq_mask;
476 1.1 rearnsha oldirqstate = enable_interrupts(I32_bit);
477 1.1 rearnsha for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
478 1.1 rearnsha ih = TAILQ_NEXT(ih, ih_list)) {
479 1.1 rearnsha (void) (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
480 1.1 rearnsha }
481 1.1 rearnsha restore_interrupts(oldirqstate);
482 1.1 rearnsha current_spl_level = pcpl;
483 1.1 rearnsha
484 1.1 rearnsha hwpend |= (ifpga_ipending & IFPGA_INTR_HWMASK) & ~pcpl;
485 1.1 rearnsha
486 1.1 rearnsha /* Re-enable this interrupt now that's it's cleared. */
487 1.1 rearnsha intr_enabled |= ibit;
488 1.1 rearnsha ifpga_set_intrmask();
489 1.1 rearnsha }
490 1.1 rearnsha
491 1.1 rearnsha /* Check for pendings soft intrs. */
492 1.1 rearnsha if ((ifpga_ipending & INT_SWMASK) & ~current_spl_level) {
493 1.1 rearnsha oldirqstate = enable_interrupts(I32_bit);
494 1.1 rearnsha ifpga_do_pending();
495 1.1 rearnsha restore_interrupts(oldirqstate);
496 1.1 rearnsha }
497 1.1 rearnsha }
498