ifpga_intr.c revision 1.7 1 1.7 matt /* $NetBSD: ifpga_intr.c,v 1.7 2008/01/06 01:37:57 matt Exp $ */
2 1.1 rearnsha
3 1.1 rearnsha /*
4 1.1 rearnsha * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 1.1 rearnsha * All rights reserved.
6 1.1 rearnsha *
7 1.1 rearnsha * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 rearnsha *
9 1.1 rearnsha * Redistribution and use in source and binary forms, with or without
10 1.1 rearnsha * modification, are permitted provided that the following conditions
11 1.1 rearnsha * are met:
12 1.1 rearnsha * 1. Redistributions of source code must retain the above copyright
13 1.1 rearnsha * notice, this list of conditions and the following disclaimer.
14 1.1 rearnsha * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 rearnsha * notice, this list of conditions and the following disclaimer in the
16 1.1 rearnsha * documentation and/or other materials provided with the distribution.
17 1.1 rearnsha * 3. All advertising materials mentioning features or use of this software
18 1.1 rearnsha * must display the following acknowledgement:
19 1.1 rearnsha * This product includes software developed for the NetBSD Project by
20 1.1 rearnsha * Wasabi Systems, Inc.
21 1.1 rearnsha * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 rearnsha * or promote products derived from this software without specific prior
23 1.1 rearnsha * written permission.
24 1.1 rearnsha *
25 1.1 rearnsha * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 rearnsha * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 rearnsha * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 rearnsha * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 rearnsha * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 rearnsha * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 rearnsha * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 rearnsha * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 rearnsha * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 rearnsha * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 rearnsha * POSSIBILITY OF SUCH DAMAGE.
36 1.1 rearnsha */
37 1.1 rearnsha
38 1.1 rearnsha #ifndef EVBARM_SPL_NOINLINE
39 1.1 rearnsha #define EVBARM_SPL_NOINLINE
40 1.1 rearnsha #endif
41 1.1 rearnsha
42 1.1 rearnsha /*
43 1.1 rearnsha * Interrupt support for the Integrator FPGA.
44 1.1 rearnsha */
45 1.1 rearnsha
46 1.1 rearnsha #include <sys/param.h>
47 1.1 rearnsha #include <sys/systm.h>
48 1.1 rearnsha #include <sys/malloc.h>
49 1.6 ad #include <sys/bus.h>
50 1.6 ad #include <sys/intr.h>
51 1.1 rearnsha
52 1.1 rearnsha #include <uvm/uvm_extern.h>
53 1.1 rearnsha
54 1.1 rearnsha #include <arm/cpufunc.h>
55 1.1 rearnsha
56 1.1 rearnsha #include <evbarm/ifpga/ifpgareg.h>
57 1.1 rearnsha #include <evbarm/ifpga/ifpgavar.h>
58 1.1 rearnsha
59 1.1 rearnsha /* Interrupt handler queues. */
60 1.1 rearnsha struct intrq intrq[NIRQ];
61 1.1 rearnsha
62 1.1 rearnsha /* Interrupts to mask at each level. */
63 1.1 rearnsha int ifpga_imask[NIPL];
64 1.1 rearnsha
65 1.1 rearnsha /* Current interrupt priority level. */
66 1.3 perry volatile int current_spl_level;
67 1.1 rearnsha
68 1.1 rearnsha /* Interrupts pending. */
69 1.3 perry volatile int ifpga_ipending;
70 1.1 rearnsha
71 1.1 rearnsha /* Software copy of the IRQs we have enabled. */
72 1.3 perry volatile uint32_t intr_enabled;
73 1.1 rearnsha
74 1.1 rearnsha /* Mask if interrupts steered to FIQs. */
75 1.1 rearnsha uint32_t intr_steer;
76 1.1 rearnsha
77 1.7 matt #ifdef __HAVE_FAST_SOFTINTS
78 1.1 rearnsha /*
79 1.1 rearnsha * Map a software interrupt queue index (to the unused bits in the
80 1.1 rearnsha * ICU registers -- XXX will need to revisit this if those bits are
81 1.1 rearnsha * ever used in future steppings).
82 1.1 rearnsha */
83 1.7 matt static const uint32_t si_to_irqbit[] = {
84 1.7 matt [SI_SOFTCLOCK] = IFPGA_INTR_bit31,
85 1.7 matt [SI_SOFTBIO] = IFPGA_INTR_bit30,
86 1.7 matt [SI_SOFTNET] = IFPGA_INTR_bit29,
87 1.7 matt [SI_SOFTSERIAL] = IFPGA_INTR_bit28,
88 1.1 rearnsha };
89 1.1 rearnsha
90 1.1 rearnsha #define SI_TO_IRQBIT(si) (si_to_irqbit[(si)])
91 1.1 rearnsha
92 1.1 rearnsha /*
93 1.1 rearnsha * Map a software interrupt queue to an interrupt priority level.
94 1.1 rearnsha */
95 1.7 matt static const int si_to_ipl[] = {
96 1.7 matt [SI_SOFTCLOCK] = IPL_SOFTCLOCK,
97 1.7 matt [SI_SOFTBIO] = IPL_SOFTBIO,
98 1.7 matt [SI_SOFTNET] = IPL_SOFTNET,
99 1.7 matt [SI_SOFTSERIAL] = IPL_SOFTSERIAL,
100 1.1 rearnsha };
101 1.7 matt #endif
102 1.1 rearnsha
103 1.1 rearnsha /*
104 1.1 rearnsha * Interrupt bit names.
105 1.1 rearnsha */
106 1.7 matt const char * const ifpga_irqnames[] = {
107 1.1 rearnsha "soft", /* 0 */
108 1.1 rearnsha "uart 0", /* 1 */
109 1.1 rearnsha "uart 1", /* 2 */
110 1.1 rearnsha "kbd", /* 3 */
111 1.1 rearnsha "mouse", /* 4 */
112 1.1 rearnsha "tmr 0", /* 5 */
113 1.1 rearnsha "tmr 1 hard", /* 6 */
114 1.1 rearnsha "tmr 2 stat", /* 7 */
115 1.1 rearnsha "rtc", /* 8 */
116 1.1 rearnsha "exp 0", /* 9 */
117 1.1 rearnsha "exp 1", /* 10 */
118 1.1 rearnsha "exp 2", /* 11 */
119 1.1 rearnsha "exp 3", /* 12 */
120 1.1 rearnsha "pci 0", /* 13 */
121 1.1 rearnsha "pci 1", /* 14 */
122 1.1 rearnsha "pci 2", /* 15 */
123 1.1 rearnsha "pci 3", /* 16 */
124 1.1 rearnsha "V3 br", /* 17 */
125 1.1 rearnsha "deg", /* 18 */
126 1.1 rearnsha "enum", /* 19 */
127 1.1 rearnsha "pci lb", /* 20 */
128 1.1 rearnsha "autoPC", /* 21 */
129 1.1 rearnsha "irq 22", /* 22 */
130 1.1 rearnsha "irq 23", /* 23 */
131 1.1 rearnsha "irq 24", /* 24 */
132 1.1 rearnsha "irq 25", /* 25 */
133 1.1 rearnsha "irq 26", /* 26 */
134 1.1 rearnsha "irq 27", /* 27 */
135 1.1 rearnsha "irq 28", /* 28 */
136 1.1 rearnsha "irq 29", /* 29 */
137 1.1 rearnsha "irq 30", /* 30 */
138 1.1 rearnsha "irq 31", /* 31 */
139 1.1 rearnsha };
140 1.1 rearnsha
141 1.1 rearnsha void ifpga_intr_dispatch(struct clockframe *frame);
142 1.1 rearnsha
143 1.1 rearnsha extern struct ifpga_softc *ifpga_sc;
144 1.1 rearnsha
145 1.3 perry static inline uint32_t
146 1.1 rearnsha ifpga_iintsrc_read(void)
147 1.1 rearnsha {
148 1.1 rearnsha return bus_space_read_4(ifpga_sc->sc_iot, ifpga_sc->sc_irq_ioh,
149 1.1 rearnsha IFPGA_INTR_STATUS);
150 1.1 rearnsha }
151 1.1 rearnsha
152 1.3 perry static inline void
153 1.1 rearnsha ifpga_enable_irq(int irq)
154 1.1 rearnsha {
155 1.1 rearnsha
156 1.1 rearnsha intr_enabled |= (1U << irq);
157 1.1 rearnsha ifpga_set_intrmask();
158 1.1 rearnsha }
159 1.1 rearnsha
160 1.3 perry static inline void
161 1.1 rearnsha ifpga_disable_irq(int irq)
162 1.1 rearnsha {
163 1.1 rearnsha
164 1.1 rearnsha intr_enabled &= ~(1U << irq);
165 1.1 rearnsha ifpga_set_intrmask();
166 1.1 rearnsha }
167 1.1 rearnsha
168 1.1 rearnsha /*
169 1.1 rearnsha * NOTE: This routine must be called with interrupts disabled in the CPSR.
170 1.1 rearnsha */
171 1.1 rearnsha static void
172 1.1 rearnsha ifpga_intr_calculate_masks(void)
173 1.1 rearnsha {
174 1.1 rearnsha struct intrq *iq;
175 1.1 rearnsha struct intrhand *ih;
176 1.1 rearnsha int irq, ipl;
177 1.1 rearnsha
178 1.1 rearnsha /* First, figure out which IPLs each IRQ has. */
179 1.1 rearnsha for (irq = 0; irq < NIRQ; irq++) {
180 1.1 rearnsha int levels = 0;
181 1.1 rearnsha iq = &intrq[irq];
182 1.1 rearnsha ifpga_disable_irq(irq);
183 1.1 rearnsha for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
184 1.1 rearnsha ih = TAILQ_NEXT(ih, ih_list))
185 1.1 rearnsha levels |= (1U << ih->ih_ipl);
186 1.1 rearnsha iq->iq_levels = levels;
187 1.1 rearnsha }
188 1.1 rearnsha
189 1.1 rearnsha /* Next, figure out which IRQs are used by each IPL. */
190 1.1 rearnsha for (ipl = 0; ipl < NIPL; ipl++) {
191 1.1 rearnsha int irqs = 0;
192 1.1 rearnsha for (irq = 0; irq < NIRQ; irq++) {
193 1.1 rearnsha if (intrq[irq].iq_levels & (1U << ipl))
194 1.1 rearnsha irqs |= (1U << irq);
195 1.1 rearnsha }
196 1.1 rearnsha ifpga_imask[ipl] = irqs;
197 1.1 rearnsha }
198 1.1 rearnsha
199 1.7 matt KASSERT(ifpga_imask[IPL_NONE] == 0);
200 1.1 rearnsha
201 1.7 matt #ifdef __HAVE_FAST_SOFTINTS
202 1.1 rearnsha /*
203 1.1 rearnsha * Initialize the soft interrupt masks to block themselves.
204 1.1 rearnsha */
205 1.1 rearnsha ifpga_imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTCLOCK);
206 1.6 ad ifpga_imask[IPL_SOFTBIO] = SI_TO_IRQBIT(SI_SOFTBIO);
207 1.1 rearnsha ifpga_imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTNET);
208 1.1 rearnsha ifpga_imask[IPL_SOFTSERIAL] = SI_TO_IRQBIT(SI_SOFTSERIAL);
209 1.7 matt #endif
210 1.1 rearnsha
211 1.1 rearnsha /*
212 1.5 wiz * Enforce a hierarchy that gives "slow" device (or devices with
213 1.1 rearnsha * limited input buffer space/"real-time" requirements) a better
214 1.1 rearnsha * chance at not dropping data.
215 1.1 rearnsha */
216 1.6 ad ifpga_imask[IPL_SOFTBIO] |= ifpga_imask[IPL_SOFTCLOCK];
217 1.6 ad ifpga_imask[IPL_SOFTNET] |= ifpga_imask[IPL_SOFTBIO];
218 1.6 ad ifpga_imask[IPL_SOFTSERIAL] |= ifpga_imask[IPL_SOFTNET];
219 1.6 ad ifpga_imask[IPL_VM] |= ifpga_imask[IPL_SOFTSERIAL];
220 1.6 ad ifpga_imask[IPL_SCHED] |= ifpga_imask[IPL_VM];
221 1.6 ad ifpga_imask[IPL_HIGH] |= ifpga_imask[IPL_SCHED];
222 1.1 rearnsha
223 1.1 rearnsha /*
224 1.1 rearnsha * Now compute which IRQs must be blocked when servicing any
225 1.1 rearnsha * given IRQ.
226 1.1 rearnsha */
227 1.1 rearnsha for (irq = 0; irq < NIRQ; irq++) {
228 1.1 rearnsha int irqs = (1U << irq);
229 1.1 rearnsha iq = &intrq[irq];
230 1.1 rearnsha if (TAILQ_FIRST(&iq->iq_list) != NULL)
231 1.1 rearnsha ifpga_enable_irq(irq);
232 1.1 rearnsha for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
233 1.1 rearnsha ih = TAILQ_NEXT(ih, ih_list))
234 1.1 rearnsha irqs |= ifpga_imask[ih->ih_ipl];
235 1.1 rearnsha iq->iq_mask = irqs;
236 1.1 rearnsha }
237 1.1 rearnsha }
238 1.1 rearnsha
239 1.7 matt #ifdef __HAVE_FAST_SOFTINTS
240 1.4 mrg void
241 1.1 rearnsha ifpga_do_pending(void)
242 1.1 rearnsha {
243 1.1 rearnsha static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
244 1.1 rearnsha int new, oldirqstate;
245 1.1 rearnsha
246 1.1 rearnsha if (__cpu_simple_lock_try(&processing) == 0)
247 1.1 rearnsha return;
248 1.1 rearnsha
249 1.1 rearnsha new = current_spl_level;
250 1.1 rearnsha
251 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit);
252 1.1 rearnsha
253 1.1 rearnsha #define DO_SOFTINT(si) \
254 1.1 rearnsha if ((ifpga_ipending & ~new) & SI_TO_IRQBIT(si)) { \
255 1.1 rearnsha ifpga_ipending &= ~SI_TO_IRQBIT(si); \
256 1.1 rearnsha current_spl_level |= ifpga_imask[si_to_ipl[(si)]]; \
257 1.1 rearnsha restore_interrupts(oldirqstate); \
258 1.1 rearnsha softintr_dispatch(si); \
259 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit); \
260 1.1 rearnsha current_spl_level = new; \
261 1.1 rearnsha }
262 1.1 rearnsha
263 1.1 rearnsha DO_SOFTINT(SI_SOFTSERIAL);
264 1.1 rearnsha DO_SOFTINT(SI_SOFTNET);
265 1.6 ad DO_SOFTINT(SI_SOFTBIO);
266 1.1 rearnsha DO_SOFTINT(SI_SOFTCLOCK);
267 1.1 rearnsha
268 1.1 rearnsha __cpu_simple_unlock(&processing);
269 1.1 rearnsha
270 1.1 rearnsha restore_interrupts(oldirqstate);
271 1.7 matt }
272 1.6 ad #endif
273 1.1 rearnsha
274 1.1 rearnsha void
275 1.1 rearnsha splx(int new)
276 1.1 rearnsha {
277 1.1 rearnsha
278 1.1 rearnsha ifpga_splx(new);
279 1.1 rearnsha }
280 1.1 rearnsha
281 1.1 rearnsha int
282 1.1 rearnsha _spllower(int ipl)
283 1.1 rearnsha {
284 1.1 rearnsha
285 1.1 rearnsha return (ifpga_spllower(ipl));
286 1.1 rearnsha }
287 1.1 rearnsha
288 1.1 rearnsha int
289 1.1 rearnsha _splraise(int ipl)
290 1.1 rearnsha {
291 1.1 rearnsha
292 1.1 rearnsha return (ifpga_splraise(ipl));
293 1.1 rearnsha }
294 1.1 rearnsha
295 1.7 matt #ifdef __HAVE_FAST_SOFTINTS
296 1.1 rearnsha void
297 1.1 rearnsha _setsoftintr(int si)
298 1.1 rearnsha {
299 1.1 rearnsha int oldirqstate;
300 1.1 rearnsha
301 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit);
302 1.1 rearnsha ifpga_ipending |= SI_TO_IRQBIT(si);
303 1.1 rearnsha restore_interrupts(oldirqstate);
304 1.1 rearnsha
305 1.1 rearnsha /* Process unmasked pending soft interrupts. */
306 1.1 rearnsha if ((ifpga_ipending & INT_SWMASK) & ~current_spl_level)
307 1.1 rearnsha ifpga_do_pending();
308 1.1 rearnsha }
309 1.7 matt #endif
310 1.1 rearnsha
311 1.1 rearnsha /*
312 1.1 rearnsha * ifpga_intr_init:
313 1.1 rearnsha *
314 1.1 rearnsha * Initialize the rest of the interrupt subsystem, making it
315 1.1 rearnsha * ready to handle interrupts from devices.
316 1.1 rearnsha */
317 1.1 rearnsha void
318 1.1 rearnsha ifpga_intr_init(void)
319 1.1 rearnsha {
320 1.1 rearnsha struct intrq *iq;
321 1.1 rearnsha int i;
322 1.1 rearnsha
323 1.1 rearnsha intr_enabled = 0;
324 1.1 rearnsha
325 1.1 rearnsha for (i = 0; i < NIRQ; i++) {
326 1.1 rearnsha iq = &intrq[i];
327 1.1 rearnsha TAILQ_INIT(&iq->iq_list);
328 1.1 rearnsha
329 1.1 rearnsha evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
330 1.1 rearnsha NULL, "ifpga", ifpga_irqnames[i]);
331 1.1 rearnsha }
332 1.1 rearnsha }
333 1.1 rearnsha
334 1.1 rearnsha void
335 1.1 rearnsha ifpga_intr_postinit(void)
336 1.1 rearnsha {
337 1.1 rearnsha ifpga_intr_calculate_masks();
338 1.1 rearnsha
339 1.1 rearnsha /* Enable IRQs (don't yet use FIQs). */
340 1.1 rearnsha enable_interrupts(I32_bit);
341 1.1 rearnsha }
342 1.1 rearnsha
343 1.1 rearnsha void *
344 1.1 rearnsha ifpga_intr_establish(int irq, int ipl, int (*func)(void *), void *arg)
345 1.1 rearnsha {
346 1.1 rearnsha struct intrq *iq;
347 1.1 rearnsha struct intrhand *ih;
348 1.1 rearnsha u_int oldirqstate;
349 1.1 rearnsha
350 1.1 rearnsha if (irq < 0 || irq > NIRQ)
351 1.1 rearnsha panic("ifpga_intr_establish: IRQ %d out of range", irq);
352 1.1 rearnsha
353 1.1 rearnsha ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
354 1.1 rearnsha if (ih == NULL)
355 1.1 rearnsha return (NULL);
356 1.1 rearnsha
357 1.1 rearnsha ih->ih_func = func;
358 1.1 rearnsha ih->ih_arg = arg;
359 1.1 rearnsha ih->ih_ipl = ipl;
360 1.1 rearnsha ih->ih_irq = irq;
361 1.1 rearnsha
362 1.1 rearnsha iq = &intrq[irq];
363 1.1 rearnsha
364 1.1 rearnsha /* All IOP321 interrupts are level-triggered. */
365 1.1 rearnsha iq->iq_ist = IST_LEVEL;
366 1.1 rearnsha
367 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit);
368 1.1 rearnsha
369 1.1 rearnsha TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
370 1.1 rearnsha
371 1.1 rearnsha ifpga_intr_calculate_masks();
372 1.1 rearnsha
373 1.1 rearnsha restore_interrupts(oldirqstate);
374 1.1 rearnsha
375 1.1 rearnsha return (ih);
376 1.1 rearnsha }
377 1.1 rearnsha
378 1.1 rearnsha void
379 1.1 rearnsha ifpga_intr_disestablish(void *cookie)
380 1.1 rearnsha {
381 1.1 rearnsha struct intrhand *ih = cookie;
382 1.1 rearnsha struct intrq *iq = &intrq[ih->ih_irq];
383 1.1 rearnsha int oldirqstate;
384 1.1 rearnsha
385 1.1 rearnsha oldirqstate = disable_interrupts(I32_bit);
386 1.1 rearnsha
387 1.1 rearnsha TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
388 1.1 rearnsha
389 1.1 rearnsha ifpga_intr_calculate_masks();
390 1.1 rearnsha
391 1.1 rearnsha restore_interrupts(oldirqstate);
392 1.1 rearnsha }
393 1.1 rearnsha
394 1.1 rearnsha void
395 1.1 rearnsha ifpga_intr_dispatch(struct clockframe *frame)
396 1.1 rearnsha {
397 1.1 rearnsha struct intrq *iq;
398 1.1 rearnsha struct intrhand *ih;
399 1.1 rearnsha int oldirqstate, pcpl, irq, ibit, hwpend;
400 1.6 ad struct cpu_info *ci;
401 1.6 ad
402 1.6 ad ci = curcpu();
403 1.6 ad ci->ci_idepth++;
404 1.1 rearnsha
405 1.1 rearnsha pcpl = current_spl_level;
406 1.1 rearnsha
407 1.1 rearnsha hwpend = ifpga_iintsrc_read();
408 1.1 rearnsha
409 1.1 rearnsha /*
410 1.1 rearnsha * Disable all the interrupts that are pending. We will
411 1.1 rearnsha * reenable them once they are processed and not masked.
412 1.1 rearnsha */
413 1.1 rearnsha intr_enabled &= ~hwpend;
414 1.1 rearnsha ifpga_set_intrmask();
415 1.1 rearnsha
416 1.1 rearnsha /* Wait for these interrupts to be suppressed. */
417 1.1 rearnsha while ((ifpga_iintsrc_read() & hwpend) != 0)
418 1.1 rearnsha ;
419 1.1 rearnsha
420 1.1 rearnsha while (hwpend != 0) {
421 1.1 rearnsha irq = ffs(hwpend) - 1;
422 1.1 rearnsha ibit = (1U << irq);
423 1.1 rearnsha
424 1.1 rearnsha hwpend &= ~ibit;
425 1.1 rearnsha
426 1.1 rearnsha if (pcpl & ibit) {
427 1.1 rearnsha /*
428 1.1 rearnsha * IRQ is masked; mark it as pending and check
429 1.1 rearnsha * the next one. Note: the IRQ is already disabled.
430 1.1 rearnsha */
431 1.1 rearnsha ifpga_ipending |= ibit;
432 1.1 rearnsha continue;
433 1.1 rearnsha }
434 1.1 rearnsha
435 1.1 rearnsha ifpga_ipending &= ~ibit;
436 1.1 rearnsha
437 1.1 rearnsha iq = &intrq[irq];
438 1.1 rearnsha iq->iq_ev.ev_count++;
439 1.1 rearnsha uvmexp.intrs++;
440 1.1 rearnsha current_spl_level |= iq->iq_mask;
441 1.1 rearnsha oldirqstate = enable_interrupts(I32_bit);
442 1.1 rearnsha for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
443 1.1 rearnsha ih = TAILQ_NEXT(ih, ih_list)) {
444 1.1 rearnsha (void) (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
445 1.1 rearnsha }
446 1.1 rearnsha restore_interrupts(oldirqstate);
447 1.1 rearnsha current_spl_level = pcpl;
448 1.1 rearnsha
449 1.1 rearnsha hwpend |= (ifpga_ipending & IFPGA_INTR_HWMASK) & ~pcpl;
450 1.1 rearnsha
451 1.1 rearnsha /* Re-enable this interrupt now that's it's cleared. */
452 1.1 rearnsha intr_enabled |= ibit;
453 1.1 rearnsha ifpga_set_intrmask();
454 1.1 rearnsha }
455 1.1 rearnsha
456 1.6 ad ci->ci_idepth--;
457 1.6 ad
458 1.7 matt #ifdef __HAVE_FAST_SOFTINTS
459 1.1 rearnsha /* Check for pendings soft intrs. */
460 1.1 rearnsha if ((ifpga_ipending & INT_SWMASK) & ~current_spl_level) {
461 1.1 rearnsha oldirqstate = enable_interrupts(I32_bit);
462 1.1 rearnsha ifpga_do_pending();
463 1.1 rearnsha restore_interrupts(oldirqstate);
464 1.1 rearnsha }
465 1.7 matt #endif
466 1.1 rearnsha }
467