ifpga_pcivar.h revision 1.3 1 1.3 matt /* $NetBSD: ifpga_pcivar.h,v 1.3 2012/09/07 04:32:03 matt Exp $ */
2 1.1 rearnsha
3 1.1 rearnsha /*
4 1.1 rearnsha * Copyright (c) 2001 ARM Ltd
5 1.1 rearnsha * All rights reserved.
6 1.1 rearnsha *
7 1.1 rearnsha * Redistribution and use in source and binary forms, with or without
8 1.1 rearnsha * modification, are permitted provided that the following conditions
9 1.1 rearnsha * are met:
10 1.1 rearnsha * 1. Redistributions of source code must retain the above copyright
11 1.1 rearnsha * notice, this list of conditions and the following disclaimer.
12 1.1 rearnsha * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 rearnsha * notice, this list of conditions and the following disclaimer in the
14 1.1 rearnsha * documentation and/or other materials provided with the distribution.
15 1.1 rearnsha * 3. The name of the company may not be used to endorse or promote
16 1.1 rearnsha * products derived from this software without specific prior written
17 1.1 rearnsha * permission.
18 1.1 rearnsha *
19 1.1 rearnsha * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
20 1.1 rearnsha * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 1.1 rearnsha * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.1 rearnsha * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
23 1.1 rearnsha * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 1.1 rearnsha * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
25 1.1 rearnsha * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 1.1 rearnsha * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
27 1.1 rearnsha * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.1 rearnsha * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.1 rearnsha * SUCH DAMAGE.
30 1.1 rearnsha */
31 1.1 rearnsha
32 1.3 matt #ifndef _EVBARM_IFPGA_PCIVAR_H_
33 1.3 matt #define _EVBARM_IFPGA_PCIVAR_H_
34 1.3 matt
35 1.1 rearnsha struct ifpga_pci_softc {
36 1.1 rearnsha bus_space_tag_t sc_iot;
37 1.1 rearnsha bus_space_handle_t sc_io_ioh;
38 1.1 rearnsha bus_space_handle_t sc_conf_ioh;
39 1.1 rearnsha
40 1.1 rearnsha bus_space_tag_t sc_memt;
41 1.1 rearnsha bus_space_handle_t sc_app0_ioh;
42 1.1 rearnsha bus_space_handle_t sc_app1_ioh;
43 1.1 rearnsha bus_space_handle_t sc_reg_ioh;
44 1.1 rearnsha };
45 1.1 rearnsha
46 1.1 rearnsha /* Apperture 0, 256MB normal cycles. */
47 1.1 rearnsha #define IFPGA_PCI_APP0_256MB_BASE 0x40000081
48 1.1 rearnsha #define IFPGA_PCI_APP0_512MB_BASE 0x40000091
49 1.1 rearnsha #define IFPGA_PCI_APP0_256MB_MAP 0x4006
50 1.1 rearnsha
51 1.1 rearnsha /* Apperture 1, 256MB normal cycles, prefetchable. */
52 1.1 rearnsha #define IFPGA_PCI_APP1_256MB_BASE 0x50000081
53 1.1 rearnsha #define IFPGA_PCI_APP1_256MB_MAP 0x5006
54 1.1 rearnsha
55 1.1 rearnsha /* Apperture 1, 16MB configuration cycles. */
56 1.1 rearnsha #define IFPGA_PCI_APP1_CONF_BASE 0x61000041
57 1.1 rearnsha #define IFPGA_PCI_APP1_CONF_T0_MAP 0x000a /* Type 0 cycle */
58 1.1 rearnsha #define IFPGA_PCI_APP1_CONF_T1_MAP 0x000b /* Type 1 cycle */
59 1.3 matt
60 1.3 matt void ifpga_pci_conf_interrupt(void *, int, int, int, int, int *);
61 1.3 matt
62 1.3 matt #endif /* !_EVBARM_IFPGA_PCIVAR_H_ */
63