Home | History | Annotate | Line # | Download | only in ifpga
ifpgareg.h revision 1.3.112.2
      1  1.3.112.2      yamt /*	$NetBSD: ifpgareg.h,v 1.3.112.2 2014/05/22 11:39:41 yamt Exp $ */
      2        1.1  rearnsha 
      3        1.1  rearnsha /*
      4        1.1  rearnsha  * Copyright (c) 2001 ARM Ltd
      5        1.1  rearnsha  * All rights reserved.
      6        1.1  rearnsha  *
      7        1.1  rearnsha  * Redistribution and use in source and binary forms, with or without
      8        1.1  rearnsha  * modification, are permitted provided that the following conditions
      9        1.1  rearnsha  * are met:
     10        1.1  rearnsha  * 1. Redistributions of source code must retain the above copyright
     11        1.1  rearnsha  *    notice, this list of conditions and the following disclaimer.
     12        1.1  rearnsha  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1  rearnsha  *    notice, this list of conditions and the following disclaimer in the
     14        1.1  rearnsha  *    documentation and/or other materials provided with the distribution.
     15        1.1  rearnsha  * 3. The name of the company may not be used to endorse or promote
     16        1.1  rearnsha  *    products derived from this software without specific prior written
     17        1.1  rearnsha  *    permission.
     18        1.1  rearnsha  *
     19        1.1  rearnsha  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     20        1.1  rearnsha  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     21        1.1  rearnsha  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22        1.1  rearnsha  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     23        1.1  rearnsha  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     24        1.1  rearnsha  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     25        1.1  rearnsha  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26        1.1  rearnsha  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27        1.1  rearnsha  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28        1.1  rearnsha  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29        1.1  rearnsha  * SUCH DAMAGE.
     30        1.1  rearnsha  */
     31        1.1  rearnsha 
     32        1.1  rearnsha /* System clock defaults. */
     33        1.1  rearnsha 
     34        1.1  rearnsha #define IFPGA_UART_CLK			14745600 /* Uart REFCLK freq */
     35  1.3.112.1      yamt #define IFPGA_UART_SIZE			0x24
     36        1.1  rearnsha 
     37        1.1  rearnsha /*
     38        1.1  rearnsha  * IFPGA registers
     39        1.1  rearnsha  */
     40        1.1  rearnsha 
     41        1.1  rearnsha /* Core module */
     42        1.1  rearnsha #define IFPGA_CM_ID			0x00000000	/* ID register */
     43        1.1  rearnsha #define IFPGA_CM_PROC			0x00000004	/* Processor Reg */
     44        1.1  rearnsha #define IFPGA_CM_OSC			0x00000008	/* Oscillator ctrl */
     45        1.1  rearnsha #define IFPGA_CM_CTRL			0x0000000c	/* Control Reg */
     46        1.1  rearnsha #define IFPGA_CM_STAT			0x00000010	/* Status Reg */
     47        1.1  rearnsha #define IFPGA_CM_LOCK			0x00000014	/* Lock */
     48        1.1  rearnsha #define IFPGA_CM_SDRAM			0x00000020	/* SDRAM stat/ctrl */
     49        1.1  rearnsha #define IFPGA_CM_IRQ_STAT		0x00000040	/* IRQ Status */
     50        1.1  rearnsha #define IFPGA_CM_IRQ_RSTAT		0x00000044	/* IRQ Raw status */
     51        1.1  rearnsha #define IFPGA_CM_IRQ_ENSET		0x00000048	/* IRQ Enable set */
     52        1.1  rearnsha #define IFPGA_CM_IRQ_ENCLR		0x0000004c	/* IRQ Enable clr */
     53        1.1  rearnsha #define IFPGA_CM_SOFT_INTSET		0x00000050	/* S/W Int set */
     54        1.1  rearnsha #define IFPGA_CM_SOFT_INTCLR		0x00000054	/* S/W Int clr */
     55        1.1  rearnsha #define IFPGA_CM_FIQ_STAT		0x00000060	/* FIQ Status */
     56        1.1  rearnsha #define IFPGA_CM_FIQ_RSTAT		0x00000064	/* FIQ Raw Status */
     57        1.1  rearnsha #define IFPGA_CM_FIQ_ENSET		0x00000068	/* FIQ Enable set */
     58        1.1  rearnsha #define IFPGA_CM_FIQ_ENCLR		0x0000006c	/* FIQ Enable clr */
     59        1.1  rearnsha #define IFPGA_CM_SPD			0x00000100	/* SDRAM SPD memory */
     60        1.1  rearnsha 
     61        1.1  rearnsha 	/* CM-ARM10200 module only */
     62        1.1  rearnsha #define IFPGA_CM_LMBUSCNT		0x00000018	/* LMBUS counter */
     63        1.1  rearnsha #define IFPGA_CM_AUXOSC			0x0000001c	/* Aux Oscillator */
     64        1.1  rearnsha #define IFPGA_CM_INIT			0x00000024	/* Initialization */
     65        1.1  rearnsha #define IFPGA_CM_REFCNT			0x00000028	/* 24MHz counter */
     66        1.1  rearnsha #define IFPGA_CM_FLAGS			0x00000030	/* Flags reg ? */
     67        1.1  rearnsha #define IFPGA_CM_FLAGSS			0x00000030	/* Flags set */
     68        1.1  rearnsha #define IFPGA_CM_FLAGSC			0x00000034	/* Flags clr */
     69        1.1  rearnsha #define IFPGA_CM_NVFLAGS		0x00000038	/* NVFlags reg ? */
     70        1.1  rearnsha #define IFPGA_CM_NVFLAGSS		0x00000038	/* NVFlags set */
     71        1.1  rearnsha #define IFPGA_CM_NVFLAGSC		0x0000003c	/* NVFlags clr */
     72        1.1  rearnsha 
     73        1.1  rearnsha /* CM_ID reg */
     74        1.1  rearnsha #define IFPGA_CM_ID_MAN_MASK		0xff000000	/* Manufacturer ID */
     75        1.1  rearnsha #define IFPGA_CM_ID_MAN_ARM		0x41000000	/* ARM Ltd */
     76        1.1  rearnsha #define IFPGA_CM_ID_ARCH_MASK		0x00ff0000	/* Architecture */
     77        1.1  rearnsha #define IFPGA_CM_ID_ARCH_ASBLE		0x00000000	/* ASB Little-endian */
     78        1.1  rearnsha #define IFPGA_CM_ID_ARCH_AHBLE		0x00010000	/* AHB Little-endian */
     79        1.1  rearnsha #define IFPGA_CM_ID_FPGA_MASK		0x0000f000	/* FPGA type */
     80        1.1  rearnsha #define IFPGA_CM_ID_FPGA_XC4036		0x00000000	/* XC4036 */
     81        1.1  rearnsha #define IFPGA_CM_ID_FPGA_XCV600		0x00003000	/* XCV600 */
     82        1.1  rearnsha #define IFPGA_CM_ID_BUILD_MASK		0x00000ff0	/* Build number */
     83        1.1  rearnsha #define IFPGA_CM_ID_BUILD_SHIFT		4
     84        1.1  rearnsha #define IFPGA_CM_ID_REV_MASK		0x0000000f	/* Revision number */
     85        1.1  rearnsha #define IFPGA_CM_ID_REV_A		0x00000000	/* Revision A */
     86        1.1  rearnsha #define IFPGA_CM_ID_REV_B		0x00000001	/* Revision B */
     87        1.1  rearnsha 
     88        1.1  rearnsha /* System controller */
     89        1.1  rearnsha #define IFPGA_SC_ID			0x00000000	/* ID register */
     90        1.1  rearnsha #define IFPGA_SC_OSC			0x00000004	/* Oscillator ctrl */
     91        1.1  rearnsha #define IFPGA_SC_CTRLS			0x00000008	/* Ctrl Regs Set */
     92        1.1  rearnsha #define IFPGA_SC_CTRLC			0x0000000c	/* Ctrl Regs Clr */
     93        1.1  rearnsha #define IFPGA_SC_DEC			0x00000010	/* Decoder status */
     94        1.1  rearnsha #define IFPGA_SC_ARB			0x00000014	/* Arbiter time-out */
     95        1.1  rearnsha #define IFPGA_SC_PCI			0x00000018	/* PIC Ctrl */
     96        1.1  rearnsha #define IFPGA_SC_LOCK			0x0000001c	/* Lock */
     97        1.1  rearnsha #define IFPGA_SC_LBFADDR		0x00000020	/* PCI Lbus flt addr */
     98        1.1  rearnsha #define IFPGA_SC_LBFCODE		0x00000024	/* PCI Lbus flt code */
     99        1.1  rearnsha 
    100        1.1  rearnsha /* SC_ID reg */
    101        1.1  rearnsha #define IFPGA_SC_ID_MAN_MASK		0xff000000	/* Manufacturer ID */
    102        1.1  rearnsha #define IFPGA_SC_ID_MAN_ARM		0x41000000	/* ARM Ltd */
    103        1.1  rearnsha #define IFPGA_SC_ID_ARCH_MASK		0x00ff0000	/* Architecture */
    104        1.1  rearnsha #define IFPGA_SC_ID_ARCH_ASBLE		0x00000000	/* ASB Little-endian */
    105        1.1  rearnsha #define IFPGA_SC_ID_ARCH_AHBLE		0x00010000	/* AHB Little-endian */
    106        1.1  rearnsha #define IFPGA_SC_ID_FPGA_MASK		0x0000f000	/* FPGA type */
    107        1.1  rearnsha #define IFPGA_SC_ID_FPGA_XC4062		0x00001000	/* XC4062 */
    108        1.1  rearnsha #define IFPGA_SC_ID_FPGA_XC4085		0x00002000	/* XC4085 */
    109        1.1  rearnsha #define IFPGA_SC_ID_BUILD_MASK		0x00000ff0	/* Build number */
    110        1.1  rearnsha #define IFPGA_SC_ID_BUILD_SHIFT		4
    111        1.1  rearnsha #define IFPGA_SC_ID_REV_MASK		0x0000000f	/* Revision number */
    112        1.1  rearnsha #define IFPGA_SC_ID_REV_A		0x00000000	/* Revision A */
    113        1.1  rearnsha #define IFPGA_SC_ID_REV_B		0x00000001	/* Revision B */
    114        1.1  rearnsha 
    115        1.1  rearnsha /* SC_OSC reg */
    116        1.1  rearnsha #define IFPGA_SC_OSC_DIV_X_Y		0x80
    117        1.1  rearnsha #define IFPGA_SC_OSC_S_VDW		0x7f
    118        1.1  rearnsha 
    119        1.1  rearnsha /* SC_CTRLS & SC_CTRLC regs */
    120        1.1  rearnsha #define IFPGA_SC_CTRL_UART0RTS		0x80		/* Active low */
    121        1.1  rearnsha #define IFPGA_SC_CTRL_UART0DTR		0x40		/* Active low */
    122        1.1  rearnsha #define IFPGA_SC_CTRL_UART1RTS		0x20		/* Active low */
    123        1.1  rearnsha #define IFPGA_SC_CTRL_UART1DTR		0x10		/* Active low */
    124        1.1  rearnsha #define IFPGA_SC_CTRL_FLASHWP		0x04		/* W/P Flash */
    125        1.1  rearnsha #define IFPGA_SC_CTRL_FLASHVPP		0x02		/* Flash VPP enable */
    126        1.1  rearnsha #define IFPGA_SC_CTRL_SOFTRESET		0x01		/* Board reset */
    127        1.1  rearnsha 
    128        1.1  rearnsha /* SC_DEC reg (read-only) */
    129        1.1  rearnsha #define IFPGA_SC_DEC_EXP_MASK		0xf0		/* EXP connector */
    130        1.1  rearnsha #define IFPGA_SC_DEC_EXP_SHIFT		4
    131        1.1  rearnsha #define IFPGA_SC_DEC_HDR_MASK		0x0f		/* HDR connector */
    132        1.1  rearnsha #define IFPGA_SC_DEC_HDR_SHIFT		0
    133        1.1  rearnsha 
    134        1.1  rearnsha /* SC_ARB reg */
    135        1.1  rearnsha #define IFPGA_SC_ARB_CCOUNT_MASK	0xffffff00	/* Cycle counter */
    136        1.1  rearnsha #define IFPGA_SC_ARB_CCOUNT_SHIFT	8
    137        1.1  rearnsha #define IFPGA_SC_ARB_TCOUNT_MASK	0xffffff00	/* Transaction cntr */
    138        1.1  rearnsha #define IFPGA_SC_ARB_TCOUNT_SHIFT	0
    139        1.1  rearnsha 
    140        1.1  rearnsha /* SC_PCI reg */
    141        1.1  rearnsha #define IFPGA_SC_PCI_PCIEN		0x02		/* PCI Enable */
    142        1.1  rearnsha #define IFPGA_SC_PCI_LBINT_CLR		0x01		/* LB interrupt clr */
    143        1.1  rearnsha 
    144        1.1  rearnsha /* SC_LOCK reg */
    145        1.1  rearnsha #define IFPGA_SC_LOCK_LCK		0x00010000	/* Is locked */
    146        1.1  rearnsha #define IFPGA_SC_LOCK_MASK		0x0000ffff	/* Key */
    147        1.1  rearnsha #define IFPGA_SC_LOCK_KEY		0x0000a05f	/* Key */
    148        1.1  rearnsha 
    149        1.1  rearnsha /* SC_LBFADDR reg */
    150        1.1  rearnsha 
    151        1.1  rearnsha /* SC_LBFCODE reg */
    152        1.1  rearnsha #define IFPGA_SC_LBFCODE_BEN3		0x80		/* Byte enable 3 */
    153        1.1  rearnsha #define IFPGA_SC_LBFCODE_BEN2		0x40		/* Byte enable 2 */
    154        1.2  rearnsha #define IFPGA_SC_LBFCODE_BEN1		0x20		/* Byte enable 1 */
    155        1.2  rearnsha #define IFPGA_SC_LBFCODE_BEN0		0x10		/* Byte enable 0 */
    156        1.1  rearnsha #define IFPGA_SC_LBFCODE_LBURST		0x08		/* Burst */
    157        1.1  rearnsha #define IFPGA_SC_LBFCODE_LREAD		0x04		/* Read */
    158        1.1  rearnsha #define IFPGA_SC_LBFCODE_MASTER		0x02		/* Master */
    159        1.1  rearnsha #define IFPGA_SC_LBFCODE_RLBFINT	0x01		/* Raw LBNT */
    160        1.1  rearnsha 
    161        1.1  rearnsha /* Counter/Timer registers */
    162        1.1  rearnsha 
    163        1.1  rearnsha #define TIMERx_LOAD			0x00	/* Load register */
    164        1.1  rearnsha #define TIMERx_VALUE			0x04	/* Current value */
    165        1.1  rearnsha #define TIMERx_CTRL			0x08	/* Control */
    166        1.1  rearnsha #define TIMERx_CLR			0x0c	/* Clear */
    167        1.1  rearnsha 
    168        1.1  rearnsha #define TIMERx_MAX			0xffff	/* Max count value */
    169        1.1  rearnsha 
    170        1.1  rearnsha #define TIMERx_CTRL_ENABLE		0x80	/* Timer enable */
    171  1.3.112.2      yamt #define TIMERx_CTRL_RAISE_IRQ		0x20	/* Raise IRQ on tick */
    172        1.1  rearnsha #define TIMERx_CTRL_MODE_ONCE		0x00	/* Single shot */
    173        1.1  rearnsha #define TIMERx_CTRL_MODE_PERIODIC	0x40	/* Single shot */
    174        1.1  rearnsha #define TIMERx_CTRL_PRESCALE_DIV1	0x00	/* CLK / 1 */
    175        1.1  rearnsha #define TIMERx_CTRL_PRESCALE_DIV16	0x04	/* CLK / 16 */
    176        1.1  rearnsha #define TIMERx_CTRL_PRESCALE_DIV256	0x08	/* CLK / 256 */
    177        1.1  rearnsha 
    178        1.1  rearnsha /* Interrupt registers */
    179        1.1  rearnsha /* Bit positions...  */
    180        1.2  rearnsha #define IFPGA_INTR_bit31		0x80000000
    181        1.2  rearnsha #define IFPGA_INTR_bit30		0x40000000
    182        1.2  rearnsha #define IFPGA_INTR_bit29		0x20000000
    183        1.2  rearnsha #define IFPGA_INTR_bit28		0x10000000
    184        1.2  rearnsha #define IFPGA_INTR_bit27		0x08000000
    185        1.2  rearnsha #define IFPGA_INTR_bit26		0x04000000
    186        1.2  rearnsha #define IFPGA_INTR_bit25		0x02000000
    187        1.2  rearnsha #define IFPGA_INTR_bit24		0x01000000
    188        1.2  rearnsha #define IFPGA_INTR_bit23		0x00800000
    189        1.2  rearnsha #define IFPGA_INTR_bit22		0x00400000
    190        1.2  rearnsha 
    191        1.1  rearnsha #define IFPGA_INTR_APCINT		0x00200000
    192        1.1  rearnsha #define IFPGA_INTR_PCILBINT		0x00100000
    193        1.1  rearnsha #define IFPGA_INTR_ENUMINT		0x00080000
    194        1.1  rearnsha #define IFPGA_INTR_DEGINT		0x00040000
    195        1.1  rearnsha #define IFPGA_INTR_LINT			0x00020000
    196        1.1  rearnsha #define IFPGA_INTR_PCIINT3		0x00010000
    197        1.1  rearnsha #define IFPGA_INTR_PCIINT2		0x00008000
    198        1.1  rearnsha #define IFPGA_INTR_PCIINT1		0x00004000
    199        1.1  rearnsha #define IFPGA_INTR_PCIINT0		0x00002000
    200        1.1  rearnsha #define IFPGA_INTR_EXPINT3		0x00001000
    201        1.1  rearnsha #define IFPGA_INTR_EXPINT2		0x00000800
    202        1.1  rearnsha #define IFPGA_INTR_EXPINT1		0x00000400
    203        1.1  rearnsha #define IFPGA_INTR_EXPINT0		0x00000200
    204        1.1  rearnsha #define IFPGA_INTR_RTCINT		0x00000100
    205        1.1  rearnsha #define IFPGA_INTR_TIMERINT2		0x00000080
    206        1.1  rearnsha #define IFPGA_INTR_TIMERINT1		0x00000040
    207        1.1  rearnsha #define IFPGA_INTR_TIMERINT0		0x00000020
    208        1.1  rearnsha #define IFPGA_INTR_MOUSEINT		0x00000010
    209        1.1  rearnsha #define IFPGA_INTR_KBDINT		0x00000008
    210        1.1  rearnsha #define IFPGA_INTR_UARTINT1		0x00000004
    211        1.1  rearnsha #define IFPGA_INTR_UARTINT0		0x00000002
    212        1.1  rearnsha #define IFPGA_INTR_SOFTINT		0x00000001
    213        1.2  rearnsha 
    214  1.3.112.2      yamt #if defined(INTEGRATOR_CP)
    215  1.3.112.2      yamt #define IFPGA_INTR_HWMASK		0x083fffff
    216  1.3.112.2      yamt #else
    217        1.2  rearnsha #define IFPGA_INTR_HWMASK		0x003fffff
    218  1.3.112.2      yamt #endif
    219        1.2  rearnsha 
    220        1.1  rearnsha /* ... and the corresponding numbers.  */
    221        1.1  rearnsha #define IFPGA_INTRNUM_APCINT		21
    222        1.1  rearnsha #define IFPGA_INTRNUM_PCILBINT		20
    223        1.1  rearnsha #define IFPGA_INTRNUM_ENUMINT		19
    224        1.1  rearnsha #define IFPGA_INTRNUM_DEGINT		18
    225        1.1  rearnsha #define IFPGA_INTRNUM_LINT		17
    226        1.1  rearnsha #define IFPGA_INTRNUM_PCIINT3		16
    227        1.1  rearnsha #define IFPGA_INTRNUM_PCIINT2		15
    228        1.1  rearnsha #define IFPGA_INTRNUM_PCIINT1		14
    229        1.1  rearnsha #define IFPGA_INTRNUM_PCIINT0		13
    230        1.1  rearnsha #define IFPGA_INTRNUM_EXPINT3		12
    231        1.1  rearnsha #define IFPGA_INTRNUM_EXPINT2		11
    232        1.1  rearnsha #define IFPGA_INTRNUM_EXPINT1		10
    233        1.1  rearnsha #define IFPGA_INTRNUM_EXPINT0		9
    234        1.1  rearnsha #define IFPGA_INTRNUM_RTCINT		8
    235        1.1  rearnsha #define IFPGA_INTRNUM_TIMERINT2		7
    236        1.1  rearnsha #define IFPGA_INTRNUM_TIMERINT1		6
    237        1.1  rearnsha #define IFPGA_INTRNUM_TIMERINT0		5
    238        1.1  rearnsha #define IFPGA_INTRNUM_MOUSEINT		4
    239        1.1  rearnsha #define IFPGA_INTRNUM_KBDINT		3
    240        1.1  rearnsha #define IFPGA_INTRNUM_UARTINT1		2
    241        1.1  rearnsha #define IFPGA_INTRNUM_UARTINT0		1
    242        1.1  rearnsha #define IFPGA_INTRNUM_SOFTINT		0
    243        1.1  rearnsha 
    244        1.1  rearnsha #define IFPGA_INTR_STATUS		0x0	/* Offset to status reg */
    245        1.1  rearnsha #define IFPGA_INTR_RAWSTAT		0x4	/* Offset to raw reg */
    246        1.1  rearnsha #define IFPGA_INTR_ENABLESET		0x8	/* Offset to Enable-Set */
    247        1.1  rearnsha #define IFPGA_INTR_ENABLECLR		0xc	/* Offset to Enable-Clear */
    248        1.1  rearnsha 
    249        1.1  rearnsha #define IFPGA_IRQ0			0x00
    250        1.1  rearnsha #define IFPGA_IRQ1			0x40
    251        1.1  rearnsha #define IFPGA_IRQ2			0x80
    252        1.1  rearnsha #define IFPGA_IRQ3			0xc0
    253        1.1  rearnsha #define IFPGA_FIQ0			0x20
    254        1.1  rearnsha #define IFPGA_FIQ1			0x60
    255        1.1  rearnsha #define IFPGA_FIQ2			0xa0
    256        1.1  rearnsha #define IFPGA_FIQ3			0xe0
    257        1.1  rearnsha 
    258        1.1  rearnsha /* Peripheral registers */
    259        1.1  rearnsha 
    260        1.1  rearnsha /* Real time clock */
    261        1.1  rearnsha 
    262        1.1  rearnsha #define IFPGA_RTC_DR			0x00
    263        1.1  rearnsha #define IFPGA_RTC_MR			0x04
    264        1.1  rearnsha #define IFPGA_RTC_STAT			0x08
    265        1.1  rearnsha #define IFPGA_RTC_EOI			0x08
    266        1.1  rearnsha #define IFPGA_RTC_LR			0x0c
    267        1.1  rearnsha #define IFPGA_RTC_CR			0x10
    268        1.1  rearnsha 
    269        1.1  rearnsha #define IFPGA_RTC_STAT_INT		1
    270        1.1  rearnsha 
    271        1.1  rearnsha #define IFPGA_RTC_CR_MIE		1	/* Match interrupt enable */
    272        1.1  rearnsha 
    273