ifpgavar.h revision 1.3 1 1.3 rearnsha /* $NetBSD: ifpgavar.h,v 1.3 2003/09/06 11:31:22 rearnsha Exp $ */
2 1.1 rearnsha
3 1.1 rearnsha /*
4 1.1 rearnsha * Copyright (c) 2001 ARM Ltd
5 1.1 rearnsha * All rights reserved.
6 1.1 rearnsha *
7 1.1 rearnsha * Redistribution and use in source and binary forms, with or without
8 1.1 rearnsha * modification, are permitted provided that the following conditions
9 1.1 rearnsha * are met:
10 1.1 rearnsha * 1. Redistributions of source code must retain the above copyright
11 1.1 rearnsha * notice, this list of conditions and the following disclaimer.
12 1.1 rearnsha * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 rearnsha * notice, this list of conditions and the following disclaimer in the
14 1.1 rearnsha * documentation and/or other materials provided with the distribution.
15 1.1 rearnsha * 3. The name of the company may not be used to endorse or promote
16 1.1 rearnsha * products derived from this software without specific prior written
17 1.1 rearnsha * permission.
18 1.1 rearnsha *
19 1.1 rearnsha * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
20 1.1 rearnsha * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 1.1 rearnsha * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.1 rearnsha * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
23 1.1 rearnsha * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 1.1 rearnsha * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
25 1.1 rearnsha * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 1.1 rearnsha * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
27 1.1 rearnsha * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.1 rearnsha * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.1 rearnsha * SUCH DAMAGE.
30 1.1 rearnsha */
31 1.1 rearnsha
32 1.3 rearnsha #ifndef _IFPGAVAR_H_
33 1.3 rearnsha #define _IFPGAVAR_H_
34 1.3 rearnsha
35 1.1 rearnsha #include <machine/bus.h>
36 1.1 rearnsha
37 1.1 rearnsha /* We statically map the UARTS at boot so that we can access the console
38 1.1 rearnsha before we've probed for the IFPGA. */
39 1.1 rearnsha #define UART0_BOOT_BASE 0xfde00000
40 1.1 rearnsha #define UART1_BOOT_BASE 0xfdf00000
41 1.1 rearnsha
42 1.1 rearnsha #define IFPGA_UART0 0x06000000 /* Uart 0 */
43 1.1 rearnsha #define IFPGA_UART1 0x07000000 /* Uart 1 */
44 1.1 rearnsha
45 1.1 rearnsha typedef paddr_t ifpga_addr_t;
46 1.1 rearnsha
47 1.1 rearnsha struct ifpga_softc {
48 1.1 rearnsha struct device sc_dev; /* Device node */
49 1.1 rearnsha bus_space_tag_t sc_iot; /* Bus tag */
50 1.1 rearnsha bus_space_handle_t sc_sc_ioh; /* System Controller handle */
51 1.1 rearnsha bus_space_handle_t sc_cm_ioh; /* Core Module handle */
52 1.1 rearnsha bus_space_handle_t sc_tmr_ioh; /* Timers handle */
53 1.1 rearnsha bus_space_handle_t sc_irq_ioh; /* IRQ controller handle */
54 1.1 rearnsha
55 1.1 rearnsha /* Clock variables. */
56 1.1 rearnsha int sc_statclock_count;
57 1.1 rearnsha int sc_clock_count;
58 1.1 rearnsha int sc_clock_ticks_per_256us;
59 1.1 rearnsha void * sc_clockintr;
60 1.1 rearnsha void * sc_statclockintr;
61 1.1 rearnsha };
62 1.1 rearnsha
63 1.1 rearnsha #define cf_iobase cf_loc[IFPGACF_OFFSET]
64 1.1 rearnsha #define cf_irq cf_loc[IFPGACF_IRQ]
65 1.1 rearnsha
66 1.1 rearnsha #define IRQUNK IFPGACF_IRQ_DEFAULT
67 1.1 rearnsha
68 1.1 rearnsha struct ifpga_attach_args {
69 1.1 rearnsha char *ifa_name; /* Device name */
70 1.1 rearnsha bus_space_tag_t ifa_iot; /* Bus space tag for io */
71 1.1 rearnsha bus_space_handle_t ifa_sc_ioh; /* System controller handle */
72 1.1 rearnsha
73 1.1 rearnsha ifpga_addr_t ifa_addr; /* Address of device. */
74 1.1 rearnsha int ifa_irq; /* IRQ to use. */
75 1.1 rearnsha /*
76 1.1 rearnsha * Other data extracted from the system should go here. Eg UART clock
77 1.1 rearnsha * rates.
78 1.1 rearnsha */
79 1.1 rearnsha };
80 1.1 rearnsha
81 1.3 rearnsha /* There are roughly 32 interrupt sources. */
82 1.3 rearnsha #define NIRQ 32
83 1.3 rearnsha struct intrhand {
84 1.3 rearnsha TAILQ_ENTRY(intrhand) ih_list; /* link on intrq list */
85 1.3 rearnsha int (*ih_func)(void *); /* handler */
86 1.3 rearnsha void *ih_arg; /* arg for handler */
87 1.3 rearnsha int ih_ipl; /* IPL_* */
88 1.3 rearnsha int ih_irq; /* IRQ number */
89 1.3 rearnsha };
90 1.3 rearnsha
91 1.3 rearnsha #define IRQNAMESIZE sizeof("tmr 0 hard")
92 1.3 rearnsha
93 1.3 rearnsha struct intrq {
94 1.3 rearnsha TAILQ_HEAD(, intrhand) iq_list; /* handler list */
95 1.3 rearnsha struct evcnt iq_ev; /* event counter */
96 1.3 rearnsha int iq_mask; /* IRQs to mask while handling */
97 1.3 rearnsha int iq_levels; /* IPL_*'s this IRQ has */
98 1.3 rearnsha int iq_ist; /* share type */
99 1.3 rearnsha };
100 1.3 rearnsha
101 1.3 rearnsha
102 1.3 rearnsha void ifpga_intr_init(void);
103 1.3 rearnsha void ifpga_intr_postinit(void);
104 1.3 rearnsha void *ifpga_intr_establish(int, int, int (*)(void *), void *);
105 1.3 rearnsha void ifpga_intr_disestablish(void *);
106 1.3 rearnsha
107 1.1 rearnsha void ifpga_create_io_bs_tag(struct bus_space *, void *);
108 1.1 rearnsha void ifpga_create_mem_bs_tag(struct bus_space *, void *);
109 1.2 thorpej
110 1.2 thorpej void ifpga_reset(void);
111 1.3 rearnsha
112 1.3 rearnsha #endif /* _IFPGAVAR_H */
113