1 1.16 msaitoh /* $NetBSD: i80312_mainbus.c,v 1.16 2012/10/14 18:37:55 msaitoh Exp $ */ 2 1.1 thorpej 3 1.1 thorpej /* 4 1.4 thorpej * Copyright (c) 2001, 2002 Wasabi Systems, Inc. 5 1.1 thorpej * All rights reserved. 6 1.1 thorpej * 7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc. 8 1.1 thorpej * 9 1.1 thorpej * Redistribution and use in source and binary forms, with or without 10 1.1 thorpej * modification, are permitted provided that the following conditions 11 1.1 thorpej * are met: 12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright 13 1.1 thorpej * notice, this list of conditions and the following disclaimer. 14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright 15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the 16 1.1 thorpej * documentation and/or other materials provided with the distribution. 17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software 18 1.1 thorpej * must display the following acknowledgement: 19 1.1 thorpej * This product includes software developed for the NetBSD Project by 20 1.1 thorpej * Wasabi Systems, Inc. 21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse 22 1.1 thorpej * or promote products derived from this software without specific prior 23 1.1 thorpej * written permission. 24 1.1 thorpej * 25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND 26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC 29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE. 36 1.1 thorpej */ 37 1.1 thorpej 38 1.1 thorpej /* 39 1.1 thorpej * IQ80310 front-end for the i80312 Companion I/O chip. We take care 40 1.1 thorpej * of setting up the i80312 memory map, PCI interrupt routing, etc., 41 1.1 thorpej * which are all specific to the board the i80312 is wired up to. 42 1.1 thorpej */ 43 1.11 lukem 44 1.11 lukem #include <sys/cdefs.h> 45 1.16 msaitoh __KERNEL_RCSID(0, "$NetBSD: i80312_mainbus.c,v 1.16 2012/10/14 18:37:55 msaitoh Exp $"); 46 1.1 thorpej 47 1.1 thorpej #include <sys/param.h> 48 1.1 thorpej #include <sys/systm.h> 49 1.1 thorpej #include <sys/device.h> 50 1.1 thorpej 51 1.1 thorpej #include <machine/autoconf.h> 52 1.14 dyoung #include <sys/bus.h> 53 1.1 thorpej 54 1.1 thorpej #include <evbarm/iq80310/iq80310reg.h> 55 1.2 thorpej #include <evbarm/iq80310/iq80310var.h> 56 1.1 thorpej 57 1.1 thorpej #include <arm/xscale/i80312reg.h> 58 1.1 thorpej #include <arm/xscale/i80312var.h> 59 1.1 thorpej 60 1.1 thorpej #include <dev/pci/pcireg.h> 61 1.1 thorpej #include <dev/pci/pcidevs.h> 62 1.1 thorpej 63 1.16 msaitoh int i80312_mainbus_match(device_t, cfdata_t, void *); 64 1.16 msaitoh void i80312_mainbus_attach(device_t, device_t, void *); 65 1.1 thorpej 66 1.16 msaitoh CFATTACH_DECL_NEW(iopxs_mainbus, sizeof(struct i80312_softc), 67 1.10 thorpej i80312_mainbus_match, i80312_mainbus_attach, NULL, NULL); 68 1.1 thorpej 69 1.1 thorpej /* There can be only one. */ 70 1.1 thorpej int i80312_mainbus_found; 71 1.1 thorpej 72 1.1 thorpej int 73 1.16 msaitoh i80312_mainbus_match(device_t parent, cfdata_t cf, void *aux) 74 1.1 thorpej { 75 1.1 thorpej #if 0 76 1.1 thorpej struct mainbus_attach_args *ma = aux; 77 1.1 thorpej #endif 78 1.1 thorpej 79 1.1 thorpej if (i80312_mainbus_found) 80 1.1 thorpej return (0); 81 1.1 thorpej 82 1.1 thorpej #if 1 83 1.1 thorpej /* XXX Shoot arch/arm/mainbus in the head. */ 84 1.1 thorpej return (1); 85 1.1 thorpej #else 86 1.6 thorpej if (strcmp(cf->cf_name, ma->ma_name) == 0) 87 1.1 thorpej return (1); 88 1.1 thorpej 89 1.1 thorpej return (0); 90 1.1 thorpej #endif 91 1.1 thorpej } 92 1.1 thorpej 93 1.1 thorpej void 94 1.16 msaitoh i80312_mainbus_attach(device_t parent, device_t self, void *aux) 95 1.1 thorpej { 96 1.16 msaitoh struct i80312_softc *sc = device_private(self); 97 1.1 thorpej paddr_t memstart; 98 1.1 thorpej psize_t memsize; 99 1.1 thorpej 100 1.1 thorpej i80312_mainbus_found = 1; 101 1.16 msaitoh sc->sc_dev = self; 102 1.15 chs iq80310_intr_evcnt_attach(); 103 1.1 thorpej 104 1.1 thorpej /* 105 1.1 thorpej * Fill in the space tag for the i80312's own devices, 106 1.1 thorpej * and hand-craft the space handle for it (the device 107 1.1 thorpej * was mapped during early bootstrap). 108 1.1 thorpej */ 109 1.1 thorpej i80312_bs_init(&i80312_bs_tag, sc); 110 1.1 thorpej sc->sc_st = &i80312_bs_tag; 111 1.1 thorpej sc->sc_sh = IQ80310_80312_VBASE; 112 1.1 thorpej 113 1.1 thorpej /* 114 1.3 thorpej * Slice off a subregion for the Memory Controller -- we need it 115 1.3 thorpej * here in order read the memory size. 116 1.3 thorpej */ 117 1.3 thorpej if (bus_space_subregion(sc->sc_st, sc->sc_sh, I80312_MEM_BASE, 118 1.3 thorpej I80312_MEM_SIZE, &sc->sc_mem_sh)) 119 1.7 provos panic("%s: unable to subregion MEM registers", 120 1.16 msaitoh device_xname(self)); 121 1.3 thorpej 122 1.3 thorpej /* 123 1.12 simonb * We have mapped the PCI I/O windows in the early bootstrap phase. 124 1.1 thorpej */ 125 1.1 thorpej sc->sc_piow_vaddr = IQ80310_PIOW_VBASE; 126 1.1 thorpej sc->sc_siow_vaddr = IQ80310_SIOW_VBASE; 127 1.1 thorpej 128 1.4 thorpej /* Some boards are always considered "host". */ 129 1.4 thorpej #if defined(IOP310_TEAMASA_NPWR) 130 1.4 thorpej sc->sc_is_host = 1; 131 1.5 thorpej #else /* Default to stock IQ80310 */ 132 1.1 thorpej sc->sc_is_host = CPLD_READ(IQ80310_BACKPLANE_DET) & 1; 133 1.1 thorpej 134 1.1 thorpej /* 135 1.1 thorpej * Set the subsystem vendor/device IDs to "Cyclone" "PCI-700", 136 1.1 thorpej * which is the board-specific identification. 137 1.1 thorpej */ 138 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, 139 1.1 thorpej I80312_ATU_BASE + PCI_SUBSYS_ID_REG, 140 1.1 thorpej PCI_ID_CODE(PCI_VENDOR_CYCLONE, PCI_PRODUCT_CYCLONE_PCI_700)); 141 1.5 thorpej #endif 142 1.5 thorpej 143 1.5 thorpej printf(": i80312 Companion I/O, acting as PCI %s\n", 144 1.5 thorpej sc->sc_is_host ? "host" : "slave"); 145 1.1 thorpej 146 1.3 thorpej i80312_sdram_bounds(sc->sc_st, sc->sc_mem_sh, &memstart, &memsize); 147 1.1 thorpej 148 1.1 thorpej /* 149 1.1 thorpej * Set the Primary Inbound window xlate base to the start 150 1.1 thorpej * of RAM. Set the size to 4K, for now. Just for testing 151 1.1 thorpej * in a host. This obviously has to be customized for each 152 1.1 thorpej * IQ310 application. 153 1.1 thorpej * 154 1.1 thorpej * Note the first 4K of the window is reserved for the 155 1.1 thorpej * messaging unit, so no RAM is going to be accessed here. 156 1.1 thorpej * 157 1.1 thorpej * ..unless we're a host -- in which case, make it work like 158 1.1 thorpej * the Secondary Inbound window (below). 159 1.1 thorpej */ 160 1.1 thorpej if (sc->sc_is_host) { 161 1.1 thorpej sc->sc_pin_base = memstart; 162 1.1 thorpej sc->sc_pin_xlate = memstart; 163 1.1 thorpej sc->sc_pin_size = memsize; 164 1.1 thorpej } else { 165 1.1 thorpej sc->sc_pin_xlate = memstart; 166 1.1 thorpej sc->sc_pin_size = 4096; 167 1.1 thorpej } 168 1.1 thorpej 169 1.1 thorpej /* 170 1.1 thorpej * Map the Secondary Inbound window 1:1 with local RAM. 171 1.1 thorpej */ 172 1.1 thorpej sc->sc_sin_base = memstart; 173 1.1 thorpej sc->sc_sin_xlate = memstart; 174 1.1 thorpej sc->sc_sin_size = memsize; 175 1.1 thorpej 176 1.1 thorpej /* 177 1.1 thorpej * XXX Don't use the Primary Outbound windows, for now. 178 1.1 thorpej */ 179 1.1 thorpej sc->sc_pmemout_size = 0; 180 1.1 thorpej sc->sc_pioout_size = 0; 181 1.1 thorpej 182 1.1 thorpej /* 183 1.1 thorpej * Set the Secondary Outbound Memory window to map 1:1 184 1.1 thorpej * PCI:Local. 185 1.1 thorpej */ 186 1.1 thorpej sc->sc_smemout_base = I80312_PCI_XLATE_SMW_BASE; 187 1.1 thorpej sc->sc_smemout_size = I80312_PCI_XLATE_MSIZE; 188 1.1 thorpej 189 1.1 thorpej /* 190 1.1 thorpej * Set the Secondary Outbound I/O window to map 191 1.1 thorpej * to PCI address 0 for all 64K of the I/O space. 192 1.1 thorpej */ 193 1.1 thorpej sc->sc_sioout_base = 0; 194 1.1 thorpej sc->sc_sioout_size = I80312_PCI_XLATE_IOSIZE; 195 1.1 thorpej 196 1.1 thorpej /* 197 1.1 thorpej * XXX For now, suppress all secondary IDSELs (thus making all 198 1.1 thorpej * devices from S_AD[11]..S_AD[25] private). 199 1.1 thorpej */ 200 1.1 thorpej sc->sc_sisr = 0x3ff; 201 1.1 thorpej 202 1.1 thorpej /* 203 1.1 thorpej * XXX For now, make the entire Secondary Outbound address 204 1.1 thorpej * spaces private. 205 1.1 thorpej */ 206 1.1 thorpej sc->sc_privio_base = sc->sc_sioout_base; 207 1.1 thorpej sc->sc_privio_size = sc->sc_sioout_size; 208 1.1 thorpej sc->sc_privmem_base = sc->sc_smemout_base; 209 1.1 thorpej sc->sc_privmem_size = sc->sc_smemout_size; 210 1.2 thorpej 211 1.2 thorpej /* 212 1.2 thorpej * Initialize the interrupt part of our PCI chipset tag. 213 1.2 thorpej */ 214 1.2 thorpej iq80310_pci_init(&sc->sc_pci_chipset, sc); 215 1.1 thorpej 216 1.1 thorpej i80312_attach(sc); 217 1.1 thorpej } 218