Home | History | Annotate | Line # | Download | only in iq80310
iq80310_intr.c revision 1.17
      1  1.17   briggs /*	$NetBSD: iq80310_intr.c,v 1.17 2002/08/17 16:42:23 briggs Exp $	*/
      2   1.1  thorpej 
      3   1.1  thorpej /*
      4   1.8  thorpej  * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
      5   1.1  thorpej  * All rights reserved.
      6   1.1  thorpej  *
      7   1.1  thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8   1.1  thorpej  *
      9   1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     10   1.1  thorpej  * modification, are permitted provided that the following conditions
     11   1.1  thorpej  * are met:
     12   1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     13   1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     14   1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     16   1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     17   1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     18   1.1  thorpej  *    must display the following acknowledgement:
     19   1.1  thorpej  *	This product includes software developed for the NetBSD Project by
     20   1.1  thorpej  *	Wasabi Systems, Inc.
     21   1.1  thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.1  thorpej  *    or promote products derived from this software without specific prior
     23   1.1  thorpej  *    written permission.
     24   1.1  thorpej  *
     25   1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36   1.1  thorpej  */
     37   1.1  thorpej 
     38   1.1  thorpej /*
     39   1.1  thorpej  * Interrupt support for the Intel IQ80310.
     40   1.1  thorpej  */
     41   1.1  thorpej 
     42   1.1  thorpej #include <sys/param.h>
     43   1.1  thorpej #include <sys/systm.h>
     44   1.1  thorpej #include <sys/malloc.h>
     45   1.1  thorpej 
     46   1.8  thorpej #include <uvm/uvm_extern.h>
     47   1.8  thorpej 
     48   1.1  thorpej #include <machine/bus.h>
     49   1.1  thorpej #include <machine/intr.h>
     50   1.8  thorpej 
     51   1.5  thorpej #include <arm/cpufunc.h>
     52   1.1  thorpej 
     53   1.6  thorpej #include <arm/xscale/i80200reg.h>
     54   1.8  thorpej #include <arm/xscale/i80200var.h>
     55   1.6  thorpej 
     56   1.1  thorpej #include <evbarm/iq80310/iq80310reg.h>
     57   1.1  thorpej #include <evbarm/iq80310/iq80310var.h>
     58   1.1  thorpej #include <evbarm/iq80310/obiovar.h>
     59   1.1  thorpej 
     60   1.8  thorpej /* Interrupt handler queues. */
     61   1.8  thorpej struct intrq intrq[NIRQ];
     62   1.1  thorpej 
     63   1.8  thorpej /* Interrupts to mask at each level. */
     64  1.17   briggs int iq80310_imask[NIPL];
     65   1.1  thorpej 
     66   1.8  thorpej /* Current interrupt priority level. */
     67   1.8  thorpej __volatile int current_spl_level;
     68   1.1  thorpej 
     69   1.8  thorpej /* Interrupts pending. */
     70  1.17   briggs __volatile int iq80310_ipending;
     71   1.1  thorpej 
     72   1.8  thorpej /* Software copy of the IRQs we have enabled. */
     73   1.8  thorpej uint32_t intr_enabled;
     74   1.1  thorpej 
     75   1.8  thorpej /*
     76   1.8  thorpej  * Map a software interrupt queue index (at the top of the word, and
     77   1.8  thorpej  * highest priority softintr is encountered first in an ffs()).
     78   1.8  thorpej  */
     79   1.8  thorpej #define	SI_TO_IRQBIT(si)	(1U << (31 - (si)))
     80   1.6  thorpej 
     81   1.8  thorpej /*
     82   1.8  thorpej  * Map a software interrupt queue to an interrupt priority level.
     83   1.8  thorpej  */
     84   1.8  thorpej static const int si_to_ipl[SI_NQUEUES] = {
     85   1.8  thorpej 	IPL_SOFT,		/* SI_SOFT */
     86   1.8  thorpej 	IPL_SOFTCLOCK,		/* SI_SOFTCLOCK */
     87   1.8  thorpej 	IPL_SOFTNET,		/* SI_SOFTNET */
     88   1.8  thorpej 	IPL_SOFTSERIAL,		/* SI_SOFTSERIAL */
     89   1.8  thorpej };
     90   1.6  thorpej 
     91   1.8  thorpej void	iq80310_intr_dispatch(struct clockframe *frame);
     92   1.1  thorpej 
     93   1.8  thorpej static __inline uint32_t
     94   1.1  thorpej iq80310_intstat_read(void)
     95   1.1  thorpej {
     96   1.1  thorpej 	uint32_t intstat;
     97   1.1  thorpej 
     98   1.3  thorpej 	intstat = CPLD_READ(IQ80310_XINT3_STATUS) & 0x1f;
     99   1.9  thorpej #if defined(IRQ_READ_XINT0)
    100   1.9  thorpej 	if (IRQ_READ_XINT0)
    101   1.3  thorpej 		intstat |= (CPLD_READ(IQ80310_XINT0_STATUS) & 0x7) << 5;
    102   1.9  thorpej #endif
    103   1.1  thorpej 
    104   1.8  thorpej 	/* XXX Why do we have to mask off? */
    105   1.8  thorpej 	return (intstat & intr_enabled);
    106   1.8  thorpej }
    107   1.8  thorpej 
    108   1.8  thorpej static __inline void
    109   1.8  thorpej iq80310_set_intrmask(void)
    110   1.8  thorpej {
    111   1.8  thorpej 	uint32_t disabled;
    112   1.8  thorpej 
    113   1.8  thorpej 	intr_enabled |= IRQ_BITS_ALWAYS_ON;
    114   1.8  thorpej 
    115   1.8  thorpej 	/* The XINT_MASK register sets a bit to *disable*. */
    116   1.8  thorpej 	disabled = (~intr_enabled) & IRQ_BITS;
    117   1.8  thorpej 
    118   1.8  thorpej 	CPLD_WRITE(IQ80310_XINT_MASK, disabled & 0x1f);
    119   1.8  thorpej }
    120   1.8  thorpej 
    121   1.8  thorpej static __inline void
    122   1.8  thorpej iq80310_enable_irq(int irq)
    123   1.8  thorpej {
    124   1.8  thorpej 
    125   1.8  thorpej 	intr_enabled |= (1U << irq);
    126   1.8  thorpej 	iq80310_set_intrmask();
    127   1.8  thorpej }
    128   1.8  thorpej 
    129   1.8  thorpej static __inline void
    130   1.8  thorpej iq80310_disable_irq(int irq)
    131   1.8  thorpej {
    132   1.8  thorpej 
    133   1.8  thorpej 	intr_enabled &= ~(1U << irq);
    134   1.8  thorpej 	iq80310_set_intrmask();
    135   1.8  thorpej }
    136   1.8  thorpej 
    137   1.8  thorpej /*
    138   1.8  thorpej  * NOTE: This routine must be called with interrupts disabled in the CPSR.
    139   1.8  thorpej  */
    140   1.8  thorpej static void
    141   1.8  thorpej iq80310_intr_calculate_masks(void)
    142   1.8  thorpej {
    143   1.8  thorpej 	struct intrq *iq;
    144   1.8  thorpej 	struct intrhand *ih;
    145   1.8  thorpej 	int irq, ipl;
    146   1.8  thorpej 
    147   1.8  thorpej 	/* First, figure out which IPLs each IRQ has. */
    148   1.8  thorpej 	for (irq = 0; irq < NIRQ; irq++) {
    149   1.8  thorpej 		int levels = 0;
    150   1.8  thorpej 		iq = &intrq[irq];
    151   1.8  thorpej 		iq80310_disable_irq(irq);
    152   1.8  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    153   1.8  thorpej 		     ih = TAILQ_NEXT(ih, ih_list))
    154   1.8  thorpej 			levels |= (1U << ih->ih_ipl);
    155   1.8  thorpej 		iq->iq_levels = levels;
    156   1.8  thorpej 	}
    157   1.8  thorpej 
    158   1.8  thorpej 	/* Next, figure out which IRQs are used by each IPL. */
    159   1.8  thorpej 	for (ipl = 0; ipl < NIPL; ipl++) {
    160   1.8  thorpej 		int irqs = 0;
    161   1.8  thorpej 		for (irq = 0; irq < NIRQ; irq++) {
    162   1.8  thorpej 			if (intrq[irq].iq_levels & (1U << ipl))
    163   1.8  thorpej 				irqs |= (1U << irq);
    164   1.8  thorpej 		}
    165  1.17   briggs 		iq80310_imask[ipl] = irqs;
    166   1.8  thorpej 	}
    167   1.8  thorpej 
    168  1.17   briggs 	iq80310_imask[IPL_NONE] = 0;
    169   1.8  thorpej 
    170   1.8  thorpej 	/*
    171   1.8  thorpej 	 * Initialize the soft interrupt masks to block themselves.
    172   1.8  thorpej 	 */
    173  1.17   briggs 	iq80310_imask[IPL_SOFT] = SI_TO_IRQBIT(SI_SOFT);
    174  1.17   briggs 	iq80310_imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTCLOCK);
    175  1.17   briggs 	iq80310_imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTNET);
    176  1.17   briggs 	iq80310_imask[IPL_SOFTSERIAL] = SI_TO_IRQBIT(SI_SOFTSERIAL);
    177   1.8  thorpej 
    178   1.8  thorpej 	/*
    179   1.8  thorpej 	 * splsoftclock() is the only interface that users of the
    180   1.8  thorpej 	 * generic software interrupt facility have to block their
    181   1.8  thorpej 	 * soft intrs, so splsoftclock() must also block IPL_SOFT.
    182   1.8  thorpej 	 */
    183  1.17   briggs 	iq80310_imask[IPL_SOFTCLOCK] |= iq80310_imask[IPL_SOFT];
    184   1.8  thorpej 
    185   1.8  thorpej 	/*
    186   1.8  thorpej 	 * splsoftnet() must also block splsoftclock(), since we don't
    187   1.8  thorpej 	 * want timer-driven network events to occur while we're
    188   1.8  thorpej 	 * processing incoming packets.
    189   1.8  thorpej 	 */
    190  1.17   briggs 	iq80310_imask[IPL_SOFTNET] |= iq80310_imask[IPL_SOFTCLOCK];
    191   1.8  thorpej 
    192   1.6  thorpej 	/*
    193   1.8  thorpej 	 * Enforce a heirarchy that gives "slow" device (or devices with
    194   1.8  thorpej 	 * limited input buffer space/"real-time" requirements) a better
    195   1.8  thorpej 	 * chance at not dropping data.
    196   1.6  thorpej 	 */
    197  1.17   briggs 	iq80310_imask[IPL_BIO] |= iq80310_imask[IPL_SOFTNET];
    198  1.17   briggs 	iq80310_imask[IPL_NET] |= iq80310_imask[IPL_BIO];
    199  1.17   briggs 	iq80310_imask[IPL_SOFTSERIAL] |= iq80310_imask[IPL_NET];
    200  1.17   briggs 	iq80310_imask[IPL_TTY] |= iq80310_imask[IPL_SOFTSERIAL];
    201   1.7  thorpej 
    202   1.8  thorpej 	/*
    203   1.8  thorpej 	 * splvm() blocks all interrupts that use the kernel memory
    204   1.8  thorpej 	 * allocation facilities.
    205   1.8  thorpej 	 */
    206  1.17   briggs 	iq80310_imask[IPL_IMP] |= iq80310_imask[IPL_TTY];
    207   1.1  thorpej 
    208   1.8  thorpej 	/*
    209   1.8  thorpej 	 * Audio devices are not allowed to perform memory allocation
    210   1.8  thorpej 	 * in their interrupt routines, and they have fairly "real-time"
    211   1.8  thorpej 	 * requirements, so give them a high interrupt priority.
    212   1.8  thorpej 	 */
    213  1.17   briggs 	iq80310_imask[IPL_AUDIO] |= iq80310_imask[IPL_IMP];
    214   1.8  thorpej 
    215   1.8  thorpej 	/*
    216   1.8  thorpej 	 * splclock() must block anything that uses the scheduler.
    217   1.8  thorpej 	 */
    218  1.17   briggs 	iq80310_imask[IPL_CLOCK] |= iq80310_imask[IPL_AUDIO];
    219   1.1  thorpej 
    220   1.8  thorpej 	/*
    221   1.8  thorpej 	 * No separate statclock on the IQ80310.
    222   1.8  thorpej 	 */
    223  1.17   briggs 	iq80310_imask[IPL_STATCLOCK] |= iq80310_imask[IPL_CLOCK];
    224   1.6  thorpej 
    225   1.1  thorpej 	/*
    226   1.8  thorpej 	 * splhigh() must block "everything".
    227   1.1  thorpej 	 */
    228  1.17   briggs 	iq80310_imask[IPL_HIGH] |= iq80310_imask[IPL_STATCLOCK];
    229   1.1  thorpej 
    230   1.1  thorpej 	/*
    231   1.8  thorpej 	 * XXX We need serial drivers to run at the absolute highest priority
    232   1.8  thorpej 	 * in order to avoid overruns, so serial > high.
    233   1.1  thorpej 	 */
    234  1.17   briggs 	iq80310_imask[IPL_SERIAL] |= iq80310_imask[IPL_HIGH];
    235   1.1  thorpej 
    236   1.8  thorpej 	/*
    237   1.8  thorpej 	 * Now compute which IRQs must be blocked when servicing any
    238   1.8  thorpej 	 * given IRQ.
    239   1.8  thorpej 	 */
    240   1.8  thorpej 	for (irq = 0; irq < NIRQ; irq++) {
    241   1.8  thorpej 		int irqs = (1U << irq);
    242   1.8  thorpej 		iq = &intrq[irq];
    243   1.8  thorpej 		if (TAILQ_FIRST(&iq->iq_list) != NULL)
    244   1.8  thorpej 			iq80310_enable_irq(irq);
    245   1.8  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    246   1.8  thorpej 		     ih = TAILQ_NEXT(ih, ih_list))
    247  1.17   briggs 			irqs |= iq80310_imask[ih->ih_ipl];
    248   1.8  thorpej 		iq->iq_mask = irqs;
    249   1.8  thorpej 	}
    250   1.8  thorpej }
    251   1.8  thorpej 
    252  1.17   briggs void
    253  1.12  thorpej iq80310_do_soft(void)
    254   1.8  thorpej {
    255   1.8  thorpej 	static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
    256   1.8  thorpej 	int new, oldirqstate;
    257   1.8  thorpej 
    258   1.8  thorpej 	if (__cpu_simple_lock_try(&processing) == 0)
    259   1.8  thorpej 		return;
    260   1.8  thorpej 
    261   1.8  thorpej 	new = current_spl_level;
    262   1.8  thorpej 
    263   1.8  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    264   1.8  thorpej 
    265   1.8  thorpej #define	DO_SOFTINT(si)							\
    266  1.17   briggs 	if ((iq80310_ipending & ~new) & SI_TO_IRQBIT(si)) {		\
    267  1.17   briggs 		iq80310_ipending &= ~SI_TO_IRQBIT(si);			\
    268  1.17   briggs 		current_spl_level |= iq80310_imask[si_to_ipl[(si)]];	\
    269   1.8  thorpej 		restore_interrupts(oldirqstate);			\
    270   1.8  thorpej 		softintr_dispatch(si);					\
    271   1.8  thorpej 		oldirqstate = disable_interrupts(I32_bit);		\
    272   1.8  thorpej 		current_spl_level = new;				\
    273   1.8  thorpej 	}
    274   1.8  thorpej 
    275   1.8  thorpej 	DO_SOFTINT(SI_SOFTSERIAL);
    276   1.8  thorpej 	DO_SOFTINT(SI_SOFTNET);
    277   1.8  thorpej 	DO_SOFTINT(SI_SOFTCLOCK);
    278   1.8  thorpej 	DO_SOFTINT(SI_SOFT);
    279   1.8  thorpej 
    280   1.8  thorpej 	__cpu_simple_unlock(&processing);
    281   1.8  thorpej 
    282   1.8  thorpej 	restore_interrupts(oldirqstate);
    283   1.1  thorpej }
    284   1.1  thorpej 
    285  1.17   briggs #if defined(EVBARM_SPL_NOINLINE)
    286   1.8  thorpej int
    287   1.8  thorpej _splraise(int ipl)
    288   1.1  thorpej {
    289  1.16  thorpej 	int old;
    290   1.1  thorpej 
    291   1.8  thorpej 	old = current_spl_level;
    292  1.17   briggs 	current_spl_level |= iq80310_imask[ipl];
    293   1.8  thorpej 
    294   1.8  thorpej 	return (old);
    295   1.1  thorpej }
    296   1.1  thorpej 
    297   1.8  thorpej __inline void
    298   1.8  thorpej splx(int new)
    299   1.8  thorpej {
    300   1.8  thorpej 	int old;
    301   1.8  thorpej 
    302   1.8  thorpej 	old = current_spl_level;
    303   1.8  thorpej 	current_spl_level = new;
    304   1.8  thorpej 
    305  1.10   briggs 	/* If there are software interrupts to process, do it. */
    306  1.17   briggs 	if ((iq80310_ipending & ~IRQ_BITS) & ~new)
    307  1.12  thorpej 		iq80310_do_soft();
    308  1.10   briggs 
    309   1.8  thorpej 	/*
    310   1.8  thorpej 	 * If there are pending hardware interrupts (i.e. the
    311   1.8  thorpej 	 * external interrupt is disabled in the ICU), and all
    312   1.8  thorpej 	 * hardware interrupts are being unblocked, then re-enable
    313   1.8  thorpej 	 * the external hardware interrupt.
    314   1.8  thorpej 	 *
    315   1.8  thorpej 	 * XXX We have to wait for ALL hardware interrupts to
    316   1.8  thorpej 	 * XXX be unblocked, because we currently lose if we
    317   1.8  thorpej 	 * XXX get nested interrupts, and I don't know why yet.
    318   1.8  thorpej 	 */
    319  1.17   briggs 	if ((new & IRQ_BITS) == 0 && (iq80310_ipending & IRQ_BITS))
    320  1.15   briggs 		i80200_intr_enable(INTCTL_IM | INTCTL_PM);
    321   1.8  thorpej }
    322   1.8  thorpej 
    323   1.8  thorpej int
    324   1.8  thorpej _spllower(int ipl)
    325   1.1  thorpej {
    326   1.8  thorpej 	int old = current_spl_level;
    327   1.1  thorpej 
    328  1.17   briggs 	iq80310_splx(iq80310_imask[ipl]);
    329   1.8  thorpej 	return (old);
    330   1.1  thorpej }
    331   1.1  thorpej 
    332  1.17   briggs #else
    333  1.17   briggs 
    334  1.17   briggs #undef _splraise
    335  1.17   briggs int
    336  1.17   briggs _splraise(int ipl)
    337  1.17   briggs {
    338  1.17   briggs 	return iq80310_splraise(ipl);
    339  1.17   briggs }
    340  1.17   briggs 
    341  1.17   briggs #undef splx
    342  1.17   briggs __inline void
    343  1.17   briggs splx(int new)
    344  1.17   briggs {
    345  1.17   briggs 	return iq80310_splx(new);
    346  1.17   briggs }
    347  1.17   briggs 
    348  1.17   briggs #undef _spllower
    349  1.17   briggs int
    350  1.17   briggs _spllower(int ipl)
    351  1.17   briggs {
    352  1.17   briggs 	return iq80310_spllower(ipl);
    353  1.17   briggs }
    354  1.17   briggs #endif
    355  1.17   briggs 
    356   1.1  thorpej void
    357   1.8  thorpej _setsoftintr(int si)
    358   1.1  thorpej {
    359   1.8  thorpej 	int oldirqstate;
    360   1.8  thorpej 
    361   1.8  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    362  1.17   briggs 	iq80310_ipending |= SI_TO_IRQBIT(si);
    363   1.8  thorpej 	restore_interrupts(oldirqstate);
    364   1.1  thorpej 
    365   1.8  thorpej 	/* Process unmasked pending soft interrupts. */
    366  1.17   briggs 	if ((iq80310_ipending & ~IRQ_BITS) & ~current_spl_level)
    367  1.12  thorpej 		iq80310_do_soft();
    368   1.1  thorpej }
    369   1.1  thorpej 
    370   1.1  thorpej void
    371   1.8  thorpej iq80310_intr_init(void)
    372   1.1  thorpej {
    373   1.8  thorpej 	struct intrq *iq;
    374   1.8  thorpej 	int i;
    375   1.1  thorpej 
    376   1.8  thorpej 	/*
    377   1.8  thorpej 	 * The Secondary PCI interrupts INTA, INTB, and INTC
    378   1.8  thorpej 	 * area always enabled, since they cannot be masked
    379   1.8  thorpej 	 * in the CPLD.
    380   1.8  thorpej 	 */
    381   1.8  thorpej 	intr_enabled |= IRQ_BITS_ALWAYS_ON;
    382   1.8  thorpej 
    383   1.8  thorpej 	for (i = 0; i < NIRQ; i++) {
    384   1.8  thorpej 		iq = &intrq[i];
    385   1.8  thorpej 		TAILQ_INIT(&iq->iq_list);
    386   1.8  thorpej 
    387   1.8  thorpej 		sprintf(iq->iq_name, "irq %d", i);
    388   1.8  thorpej 		evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
    389   1.8  thorpej 		    NULL, "iq80310", iq->iq_name);
    390   1.8  thorpej 	}
    391   1.8  thorpej 
    392   1.8  thorpej 	iq80310_intr_calculate_masks();
    393   1.8  thorpej 
    394   1.8  thorpej 	/* Enable external interrupts on the i80200. */
    395   1.8  thorpej 	i80200_extirq_dispatch = iq80310_intr_dispatch;
    396  1.15   briggs 	i80200_intr_enable(INTCTL_IM | INTCTL_PM);
    397   1.8  thorpej 
    398   1.8  thorpej 	/* Enable IRQs (don't yet use FIQs). */
    399   1.8  thorpej 	enable_interrupts(I32_bit);
    400   1.1  thorpej }
    401   1.1  thorpej 
    402   1.1  thorpej void *
    403   1.1  thorpej iq80310_intr_establish(int irq, int ipl, int (*func)(void *), void *arg)
    404   1.1  thorpej {
    405   1.8  thorpej 	struct intrq *iq;
    406   1.8  thorpej 	struct intrhand *ih;
    407   1.1  thorpej 	u_int oldirqstate;
    408   1.8  thorpej 
    409   1.8  thorpej 	if (irq < 0 || irq > NIRQ)
    410   1.8  thorpej 		panic("iq80310_intr_establish: IRQ %d out of range", irq);
    411   1.1  thorpej 
    412   1.1  thorpej 	ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
    413   1.1  thorpej 	if (ih == NULL)
    414   1.1  thorpej 		return (NULL);
    415   1.1  thorpej 
    416   1.1  thorpej 	ih->ih_func = func;
    417   1.1  thorpej 	ih->ih_arg = arg;
    418   1.8  thorpej 	ih->ih_ipl = ipl;
    419   1.8  thorpej 	ih->ih_irq = irq;
    420   1.1  thorpej 
    421   1.8  thorpej 	iq = &intrq[irq];
    422   1.1  thorpej 
    423   1.8  thorpej 	/* All IQ80310 interrupts are level-triggered. */
    424   1.8  thorpej 	iq->iq_ist = IST_LEVEL;
    425   1.1  thorpej 
    426   1.8  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    427   1.1  thorpej 
    428   1.8  thorpej 	TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
    429   1.1  thorpej 
    430   1.8  thorpej 	iq80310_intr_calculate_masks();
    431   1.1  thorpej 
    432   1.1  thorpej 	restore_interrupts(oldirqstate);
    433   1.1  thorpej 
    434   1.1  thorpej 	return (ih);
    435   1.1  thorpej }
    436   1.1  thorpej 
    437   1.1  thorpej void
    438   1.1  thorpej iq80310_intr_disestablish(void *cookie)
    439   1.1  thorpej {
    440   1.8  thorpej 	struct intrhand *ih = cookie;
    441   1.8  thorpej 	struct intrq *iq = &intrq[ih->ih_irq];
    442   1.8  thorpej 	int oldirqstate;
    443   1.8  thorpej 
    444   1.8  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    445   1.8  thorpej 
    446   1.8  thorpej 	TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
    447   1.8  thorpej 
    448   1.8  thorpej 	iq80310_intr_calculate_masks();
    449   1.1  thorpej 
    450   1.8  thorpej 	restore_interrupts(oldirqstate);
    451   1.8  thorpej }
    452   1.8  thorpej 
    453   1.8  thorpej void
    454   1.8  thorpej iq80310_intr_dispatch(struct clockframe *frame)
    455   1.8  thorpej {
    456   1.8  thorpej 	struct intrq *iq;
    457   1.8  thorpej 	struct intrhand *ih;
    458  1.13  thorpej 	int oldirqstate, pcpl, irq, ibit, hwpend, rv, stray;
    459  1.13  thorpej 
    460  1.13  thorpej 	stray = 1;
    461   1.8  thorpej 
    462   1.8  thorpej 	/* First, disable external IRQs. */
    463  1.15   briggs 	i80200_intr_disable(INTCTL_IM | INTCTL_PM);
    464   1.8  thorpej 
    465   1.8  thorpej 	pcpl = current_spl_level;
    466   1.8  thorpej 
    467   1.8  thorpej 	for (hwpend = iq80310_intstat_read(); hwpend != 0;) {
    468   1.8  thorpej 		irq = ffs(hwpend) - 1;
    469   1.8  thorpej 		ibit = (1U << irq);
    470   1.8  thorpej 
    471  1.13  thorpej 		stray = 0;
    472  1.13  thorpej 
    473   1.8  thorpej 		hwpend &= ~ibit;
    474   1.8  thorpej 
    475   1.8  thorpej 		if (pcpl & ibit) {
    476   1.8  thorpej 			/*
    477   1.8  thorpej 			 * IRQ is masked; mark it as pending and check
    478   1.8  thorpej 			 * the next one.  Note: external IRQs are already
    479   1.8  thorpej 			 * disabled.
    480   1.8  thorpej 			 */
    481  1.17   briggs 			iq80310_ipending |= ibit;
    482   1.8  thorpej 			continue;
    483   1.8  thorpej 		}
    484   1.8  thorpej 
    485  1.17   briggs 		iq80310_ipending &= ~ibit;
    486  1.13  thorpej 		rv = 0;
    487   1.8  thorpej 
    488   1.8  thorpej 		iq = &intrq[irq];
    489   1.8  thorpej 		iq->iq_ev.ev_count++;
    490   1.8  thorpej 		uvmexp.intrs++;
    491   1.8  thorpej 		current_spl_level |= iq->iq_mask;
    492   1.8  thorpej 		oldirqstate = enable_interrupts(I32_bit);
    493   1.8  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    494   1.8  thorpej 		     ih = TAILQ_NEXT(ih, ih_list)) {
    495  1.13  thorpej 			rv |= (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
    496   1.8  thorpej 		}
    497   1.8  thorpej 		restore_interrupts(oldirqstate);
    498   1.8  thorpej 
    499   1.8  thorpej 		current_spl_level = pcpl;
    500  1.13  thorpej 
    501  1.14  thorpej #if 0 /* XXX */
    502  1.13  thorpej 		if (rv == 0)
    503  1.13  thorpej 			printf("Stray interrupt: IRQ %d\n", irq);
    504  1.14  thorpej #endif
    505   1.8  thorpej 	}
    506  1.13  thorpej 
    507  1.14  thorpej #if 0 /* XXX */
    508  1.13  thorpej 	if (stray)
    509  1.13  thorpej 		printf("Stray external interrupt\n");
    510  1.14  thorpej #endif
    511   1.8  thorpej 
    512   1.8  thorpej 	/* Check for pendings soft intrs. */
    513  1.17   briggs 	if ((iq80310_ipending & ~IRQ_BITS) & ~current_spl_level) {
    514   1.8  thorpej 		oldirqstate = enable_interrupts(I32_bit);
    515  1.12  thorpej 		iq80310_do_soft();
    516   1.8  thorpej 		restore_interrupts(oldirqstate);
    517   1.8  thorpej 	}
    518   1.8  thorpej 
    519   1.8  thorpej 	/*
    520   1.8  thorpej 	 * If no hardware interrupts are masked, re-enable external
    521   1.8  thorpej 	 * interrupts.
    522   1.8  thorpej 	 */
    523  1.17   briggs 	if ((iq80310_ipending & IRQ_BITS) == 0)
    524  1.15   briggs 		i80200_intr_enable(INTCTL_IM | INTCTL_PM);
    525   1.1  thorpej }
    526