iq80310_intr.c revision 1.18 1 1.18 thorpej /* $NetBSD: iq80310_intr.c,v 1.18 2002/10/09 00:03:42 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.8 thorpej * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.18 thorpej #ifndef EVBARM_SPL_NOINLINE
39 1.18 thorpej #define EVBARM_SPL_NOINLINE
40 1.18 thorpej #endif
41 1.18 thorpej
42 1.1 thorpej /*
43 1.1 thorpej * Interrupt support for the Intel IQ80310.
44 1.1 thorpej */
45 1.1 thorpej
46 1.1 thorpej #include <sys/param.h>
47 1.1 thorpej #include <sys/systm.h>
48 1.1 thorpej #include <sys/malloc.h>
49 1.1 thorpej
50 1.8 thorpej #include <uvm/uvm_extern.h>
51 1.8 thorpej
52 1.1 thorpej #include <machine/bus.h>
53 1.1 thorpej #include <machine/intr.h>
54 1.8 thorpej
55 1.5 thorpej #include <arm/cpufunc.h>
56 1.1 thorpej
57 1.6 thorpej #include <arm/xscale/i80200reg.h>
58 1.8 thorpej #include <arm/xscale/i80200var.h>
59 1.6 thorpej
60 1.1 thorpej #include <evbarm/iq80310/iq80310reg.h>
61 1.1 thorpej #include <evbarm/iq80310/iq80310var.h>
62 1.1 thorpej #include <evbarm/iq80310/obiovar.h>
63 1.1 thorpej
64 1.8 thorpej /* Interrupt handler queues. */
65 1.8 thorpej struct intrq intrq[NIRQ];
66 1.1 thorpej
67 1.8 thorpej /* Interrupts to mask at each level. */
68 1.17 briggs int iq80310_imask[NIPL];
69 1.1 thorpej
70 1.8 thorpej /* Current interrupt priority level. */
71 1.8 thorpej __volatile int current_spl_level;
72 1.1 thorpej
73 1.8 thorpej /* Interrupts pending. */
74 1.17 briggs __volatile int iq80310_ipending;
75 1.1 thorpej
76 1.8 thorpej /* Software copy of the IRQs we have enabled. */
77 1.8 thorpej uint32_t intr_enabled;
78 1.1 thorpej
79 1.8 thorpej /*
80 1.8 thorpej * Map a software interrupt queue index (at the top of the word, and
81 1.8 thorpej * highest priority softintr is encountered first in an ffs()).
82 1.8 thorpej */
83 1.8 thorpej #define SI_TO_IRQBIT(si) (1U << (31 - (si)))
84 1.6 thorpej
85 1.8 thorpej /*
86 1.8 thorpej * Map a software interrupt queue to an interrupt priority level.
87 1.8 thorpej */
88 1.8 thorpej static const int si_to_ipl[SI_NQUEUES] = {
89 1.8 thorpej IPL_SOFT, /* SI_SOFT */
90 1.8 thorpej IPL_SOFTCLOCK, /* SI_SOFTCLOCK */
91 1.8 thorpej IPL_SOFTNET, /* SI_SOFTNET */
92 1.8 thorpej IPL_SOFTSERIAL, /* SI_SOFTSERIAL */
93 1.8 thorpej };
94 1.6 thorpej
95 1.8 thorpej void iq80310_intr_dispatch(struct clockframe *frame);
96 1.1 thorpej
97 1.8 thorpej static __inline uint32_t
98 1.1 thorpej iq80310_intstat_read(void)
99 1.1 thorpej {
100 1.1 thorpej uint32_t intstat;
101 1.1 thorpej
102 1.3 thorpej intstat = CPLD_READ(IQ80310_XINT3_STATUS) & 0x1f;
103 1.9 thorpej #if defined(IRQ_READ_XINT0)
104 1.9 thorpej if (IRQ_READ_XINT0)
105 1.3 thorpej intstat |= (CPLD_READ(IQ80310_XINT0_STATUS) & 0x7) << 5;
106 1.9 thorpej #endif
107 1.1 thorpej
108 1.8 thorpej /* XXX Why do we have to mask off? */
109 1.8 thorpej return (intstat & intr_enabled);
110 1.8 thorpej }
111 1.8 thorpej
112 1.8 thorpej static __inline void
113 1.8 thorpej iq80310_set_intrmask(void)
114 1.8 thorpej {
115 1.8 thorpej uint32_t disabled;
116 1.8 thorpej
117 1.8 thorpej intr_enabled |= IRQ_BITS_ALWAYS_ON;
118 1.8 thorpej
119 1.8 thorpej /* The XINT_MASK register sets a bit to *disable*. */
120 1.8 thorpej disabled = (~intr_enabled) & IRQ_BITS;
121 1.8 thorpej
122 1.8 thorpej CPLD_WRITE(IQ80310_XINT_MASK, disabled & 0x1f);
123 1.8 thorpej }
124 1.8 thorpej
125 1.8 thorpej static __inline void
126 1.8 thorpej iq80310_enable_irq(int irq)
127 1.8 thorpej {
128 1.8 thorpej
129 1.8 thorpej intr_enabled |= (1U << irq);
130 1.8 thorpej iq80310_set_intrmask();
131 1.8 thorpej }
132 1.8 thorpej
133 1.8 thorpej static __inline void
134 1.8 thorpej iq80310_disable_irq(int irq)
135 1.8 thorpej {
136 1.8 thorpej
137 1.8 thorpej intr_enabled &= ~(1U << irq);
138 1.8 thorpej iq80310_set_intrmask();
139 1.8 thorpej }
140 1.8 thorpej
141 1.8 thorpej /*
142 1.8 thorpej * NOTE: This routine must be called with interrupts disabled in the CPSR.
143 1.8 thorpej */
144 1.8 thorpej static void
145 1.8 thorpej iq80310_intr_calculate_masks(void)
146 1.8 thorpej {
147 1.8 thorpej struct intrq *iq;
148 1.8 thorpej struct intrhand *ih;
149 1.8 thorpej int irq, ipl;
150 1.8 thorpej
151 1.8 thorpej /* First, figure out which IPLs each IRQ has. */
152 1.8 thorpej for (irq = 0; irq < NIRQ; irq++) {
153 1.8 thorpej int levels = 0;
154 1.8 thorpej iq = &intrq[irq];
155 1.8 thorpej iq80310_disable_irq(irq);
156 1.8 thorpej for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
157 1.8 thorpej ih = TAILQ_NEXT(ih, ih_list))
158 1.8 thorpej levels |= (1U << ih->ih_ipl);
159 1.8 thorpej iq->iq_levels = levels;
160 1.8 thorpej }
161 1.8 thorpej
162 1.8 thorpej /* Next, figure out which IRQs are used by each IPL. */
163 1.8 thorpej for (ipl = 0; ipl < NIPL; ipl++) {
164 1.8 thorpej int irqs = 0;
165 1.8 thorpej for (irq = 0; irq < NIRQ; irq++) {
166 1.8 thorpej if (intrq[irq].iq_levels & (1U << ipl))
167 1.8 thorpej irqs |= (1U << irq);
168 1.8 thorpej }
169 1.17 briggs iq80310_imask[ipl] = irqs;
170 1.8 thorpej }
171 1.8 thorpej
172 1.17 briggs iq80310_imask[IPL_NONE] = 0;
173 1.8 thorpej
174 1.8 thorpej /*
175 1.8 thorpej * Initialize the soft interrupt masks to block themselves.
176 1.8 thorpej */
177 1.17 briggs iq80310_imask[IPL_SOFT] = SI_TO_IRQBIT(SI_SOFT);
178 1.17 briggs iq80310_imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTCLOCK);
179 1.17 briggs iq80310_imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTNET);
180 1.17 briggs iq80310_imask[IPL_SOFTSERIAL] = SI_TO_IRQBIT(SI_SOFTSERIAL);
181 1.8 thorpej
182 1.8 thorpej /*
183 1.8 thorpej * splsoftclock() is the only interface that users of the
184 1.8 thorpej * generic software interrupt facility have to block their
185 1.8 thorpej * soft intrs, so splsoftclock() must also block IPL_SOFT.
186 1.8 thorpej */
187 1.17 briggs iq80310_imask[IPL_SOFTCLOCK] |= iq80310_imask[IPL_SOFT];
188 1.8 thorpej
189 1.8 thorpej /*
190 1.8 thorpej * splsoftnet() must also block splsoftclock(), since we don't
191 1.8 thorpej * want timer-driven network events to occur while we're
192 1.8 thorpej * processing incoming packets.
193 1.8 thorpej */
194 1.17 briggs iq80310_imask[IPL_SOFTNET] |= iq80310_imask[IPL_SOFTCLOCK];
195 1.8 thorpej
196 1.6 thorpej /*
197 1.8 thorpej * Enforce a heirarchy that gives "slow" device (or devices with
198 1.8 thorpej * limited input buffer space/"real-time" requirements) a better
199 1.8 thorpej * chance at not dropping data.
200 1.6 thorpej */
201 1.17 briggs iq80310_imask[IPL_BIO] |= iq80310_imask[IPL_SOFTNET];
202 1.17 briggs iq80310_imask[IPL_NET] |= iq80310_imask[IPL_BIO];
203 1.17 briggs iq80310_imask[IPL_SOFTSERIAL] |= iq80310_imask[IPL_NET];
204 1.17 briggs iq80310_imask[IPL_TTY] |= iq80310_imask[IPL_SOFTSERIAL];
205 1.7 thorpej
206 1.8 thorpej /*
207 1.8 thorpej * splvm() blocks all interrupts that use the kernel memory
208 1.8 thorpej * allocation facilities.
209 1.8 thorpej */
210 1.17 briggs iq80310_imask[IPL_IMP] |= iq80310_imask[IPL_TTY];
211 1.1 thorpej
212 1.8 thorpej /*
213 1.8 thorpej * Audio devices are not allowed to perform memory allocation
214 1.8 thorpej * in their interrupt routines, and they have fairly "real-time"
215 1.8 thorpej * requirements, so give them a high interrupt priority.
216 1.8 thorpej */
217 1.17 briggs iq80310_imask[IPL_AUDIO] |= iq80310_imask[IPL_IMP];
218 1.8 thorpej
219 1.8 thorpej /*
220 1.8 thorpej * splclock() must block anything that uses the scheduler.
221 1.8 thorpej */
222 1.17 briggs iq80310_imask[IPL_CLOCK] |= iq80310_imask[IPL_AUDIO];
223 1.1 thorpej
224 1.8 thorpej /*
225 1.8 thorpej * No separate statclock on the IQ80310.
226 1.8 thorpej */
227 1.17 briggs iq80310_imask[IPL_STATCLOCK] |= iq80310_imask[IPL_CLOCK];
228 1.6 thorpej
229 1.1 thorpej /*
230 1.8 thorpej * splhigh() must block "everything".
231 1.1 thorpej */
232 1.17 briggs iq80310_imask[IPL_HIGH] |= iq80310_imask[IPL_STATCLOCK];
233 1.1 thorpej
234 1.1 thorpej /*
235 1.8 thorpej * XXX We need serial drivers to run at the absolute highest priority
236 1.8 thorpej * in order to avoid overruns, so serial > high.
237 1.1 thorpej */
238 1.17 briggs iq80310_imask[IPL_SERIAL] |= iq80310_imask[IPL_HIGH];
239 1.1 thorpej
240 1.8 thorpej /*
241 1.8 thorpej * Now compute which IRQs must be blocked when servicing any
242 1.8 thorpej * given IRQ.
243 1.8 thorpej */
244 1.8 thorpej for (irq = 0; irq < NIRQ; irq++) {
245 1.8 thorpej int irqs = (1U << irq);
246 1.8 thorpej iq = &intrq[irq];
247 1.8 thorpej if (TAILQ_FIRST(&iq->iq_list) != NULL)
248 1.8 thorpej iq80310_enable_irq(irq);
249 1.8 thorpej for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
250 1.8 thorpej ih = TAILQ_NEXT(ih, ih_list))
251 1.17 briggs irqs |= iq80310_imask[ih->ih_ipl];
252 1.8 thorpej iq->iq_mask = irqs;
253 1.8 thorpej }
254 1.8 thorpej }
255 1.8 thorpej
256 1.17 briggs void
257 1.12 thorpej iq80310_do_soft(void)
258 1.8 thorpej {
259 1.8 thorpej static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
260 1.8 thorpej int new, oldirqstate;
261 1.8 thorpej
262 1.8 thorpej if (__cpu_simple_lock_try(&processing) == 0)
263 1.8 thorpej return;
264 1.8 thorpej
265 1.8 thorpej new = current_spl_level;
266 1.8 thorpej
267 1.8 thorpej oldirqstate = disable_interrupts(I32_bit);
268 1.8 thorpej
269 1.8 thorpej #define DO_SOFTINT(si) \
270 1.17 briggs if ((iq80310_ipending & ~new) & SI_TO_IRQBIT(si)) { \
271 1.17 briggs iq80310_ipending &= ~SI_TO_IRQBIT(si); \
272 1.17 briggs current_spl_level |= iq80310_imask[si_to_ipl[(si)]]; \
273 1.8 thorpej restore_interrupts(oldirqstate); \
274 1.8 thorpej softintr_dispatch(si); \
275 1.8 thorpej oldirqstate = disable_interrupts(I32_bit); \
276 1.8 thorpej current_spl_level = new; \
277 1.8 thorpej }
278 1.8 thorpej
279 1.8 thorpej DO_SOFTINT(SI_SOFTSERIAL);
280 1.8 thorpej DO_SOFTINT(SI_SOFTNET);
281 1.8 thorpej DO_SOFTINT(SI_SOFTCLOCK);
282 1.8 thorpej DO_SOFTINT(SI_SOFT);
283 1.8 thorpej
284 1.8 thorpej __cpu_simple_unlock(&processing);
285 1.8 thorpej
286 1.8 thorpej restore_interrupts(oldirqstate);
287 1.1 thorpej }
288 1.1 thorpej
289 1.8 thorpej int
290 1.8 thorpej _splraise(int ipl)
291 1.1 thorpej {
292 1.8 thorpej
293 1.18 thorpej return (iq80310_splraise(ipl));
294 1.1 thorpej }
295 1.1 thorpej
296 1.8 thorpej __inline void
297 1.8 thorpej splx(int new)
298 1.8 thorpej {
299 1.8 thorpej
300 1.18 thorpej return (iq80310_splx(new));
301 1.8 thorpej }
302 1.8 thorpej
303 1.8 thorpej int
304 1.8 thorpej _spllower(int ipl)
305 1.1 thorpej {
306 1.17 briggs
307 1.18 thorpej return (iq80310_spllower(ipl));
308 1.17 briggs }
309 1.17 briggs
310 1.1 thorpej void
311 1.8 thorpej _setsoftintr(int si)
312 1.1 thorpej {
313 1.8 thorpej int oldirqstate;
314 1.8 thorpej
315 1.8 thorpej oldirqstate = disable_interrupts(I32_bit);
316 1.17 briggs iq80310_ipending |= SI_TO_IRQBIT(si);
317 1.8 thorpej restore_interrupts(oldirqstate);
318 1.1 thorpej
319 1.8 thorpej /* Process unmasked pending soft interrupts. */
320 1.17 briggs if ((iq80310_ipending & ~IRQ_BITS) & ~current_spl_level)
321 1.12 thorpej iq80310_do_soft();
322 1.1 thorpej }
323 1.1 thorpej
324 1.1 thorpej void
325 1.8 thorpej iq80310_intr_init(void)
326 1.1 thorpej {
327 1.8 thorpej struct intrq *iq;
328 1.8 thorpej int i;
329 1.1 thorpej
330 1.8 thorpej /*
331 1.8 thorpej * The Secondary PCI interrupts INTA, INTB, and INTC
332 1.8 thorpej * area always enabled, since they cannot be masked
333 1.8 thorpej * in the CPLD.
334 1.8 thorpej */
335 1.8 thorpej intr_enabled |= IRQ_BITS_ALWAYS_ON;
336 1.8 thorpej
337 1.8 thorpej for (i = 0; i < NIRQ; i++) {
338 1.8 thorpej iq = &intrq[i];
339 1.8 thorpej TAILQ_INIT(&iq->iq_list);
340 1.8 thorpej
341 1.8 thorpej sprintf(iq->iq_name, "irq %d", i);
342 1.8 thorpej evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
343 1.8 thorpej NULL, "iq80310", iq->iq_name);
344 1.8 thorpej }
345 1.8 thorpej
346 1.8 thorpej iq80310_intr_calculate_masks();
347 1.8 thorpej
348 1.8 thorpej /* Enable external interrupts on the i80200. */
349 1.8 thorpej i80200_extirq_dispatch = iq80310_intr_dispatch;
350 1.15 briggs i80200_intr_enable(INTCTL_IM | INTCTL_PM);
351 1.8 thorpej
352 1.8 thorpej /* Enable IRQs (don't yet use FIQs). */
353 1.8 thorpej enable_interrupts(I32_bit);
354 1.1 thorpej }
355 1.1 thorpej
356 1.1 thorpej void *
357 1.1 thorpej iq80310_intr_establish(int irq, int ipl, int (*func)(void *), void *arg)
358 1.1 thorpej {
359 1.8 thorpej struct intrq *iq;
360 1.8 thorpej struct intrhand *ih;
361 1.1 thorpej u_int oldirqstate;
362 1.8 thorpej
363 1.8 thorpej if (irq < 0 || irq > NIRQ)
364 1.8 thorpej panic("iq80310_intr_establish: IRQ %d out of range", irq);
365 1.1 thorpej
366 1.1 thorpej ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
367 1.1 thorpej if (ih == NULL)
368 1.1 thorpej return (NULL);
369 1.1 thorpej
370 1.1 thorpej ih->ih_func = func;
371 1.1 thorpej ih->ih_arg = arg;
372 1.8 thorpej ih->ih_ipl = ipl;
373 1.8 thorpej ih->ih_irq = irq;
374 1.1 thorpej
375 1.8 thorpej iq = &intrq[irq];
376 1.1 thorpej
377 1.8 thorpej /* All IQ80310 interrupts are level-triggered. */
378 1.8 thorpej iq->iq_ist = IST_LEVEL;
379 1.1 thorpej
380 1.8 thorpej oldirqstate = disable_interrupts(I32_bit);
381 1.1 thorpej
382 1.8 thorpej TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
383 1.1 thorpej
384 1.8 thorpej iq80310_intr_calculate_masks();
385 1.1 thorpej
386 1.1 thorpej restore_interrupts(oldirqstate);
387 1.1 thorpej
388 1.1 thorpej return (ih);
389 1.1 thorpej }
390 1.1 thorpej
391 1.1 thorpej void
392 1.1 thorpej iq80310_intr_disestablish(void *cookie)
393 1.1 thorpej {
394 1.8 thorpej struct intrhand *ih = cookie;
395 1.8 thorpej struct intrq *iq = &intrq[ih->ih_irq];
396 1.8 thorpej int oldirqstate;
397 1.8 thorpej
398 1.8 thorpej oldirqstate = disable_interrupts(I32_bit);
399 1.8 thorpej
400 1.8 thorpej TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
401 1.8 thorpej
402 1.8 thorpej iq80310_intr_calculate_masks();
403 1.1 thorpej
404 1.8 thorpej restore_interrupts(oldirqstate);
405 1.8 thorpej }
406 1.8 thorpej
407 1.8 thorpej void
408 1.8 thorpej iq80310_intr_dispatch(struct clockframe *frame)
409 1.8 thorpej {
410 1.8 thorpej struct intrq *iq;
411 1.8 thorpej struct intrhand *ih;
412 1.13 thorpej int oldirqstate, pcpl, irq, ibit, hwpend, rv, stray;
413 1.13 thorpej
414 1.13 thorpej stray = 1;
415 1.8 thorpej
416 1.8 thorpej /* First, disable external IRQs. */
417 1.15 briggs i80200_intr_disable(INTCTL_IM | INTCTL_PM);
418 1.8 thorpej
419 1.8 thorpej pcpl = current_spl_level;
420 1.8 thorpej
421 1.8 thorpej for (hwpend = iq80310_intstat_read(); hwpend != 0;) {
422 1.8 thorpej irq = ffs(hwpend) - 1;
423 1.8 thorpej ibit = (1U << irq);
424 1.8 thorpej
425 1.13 thorpej stray = 0;
426 1.13 thorpej
427 1.8 thorpej hwpend &= ~ibit;
428 1.8 thorpej
429 1.8 thorpej if (pcpl & ibit) {
430 1.8 thorpej /*
431 1.8 thorpej * IRQ is masked; mark it as pending and check
432 1.8 thorpej * the next one. Note: external IRQs are already
433 1.8 thorpej * disabled.
434 1.8 thorpej */
435 1.17 briggs iq80310_ipending |= ibit;
436 1.8 thorpej continue;
437 1.8 thorpej }
438 1.8 thorpej
439 1.17 briggs iq80310_ipending &= ~ibit;
440 1.13 thorpej rv = 0;
441 1.8 thorpej
442 1.8 thorpej iq = &intrq[irq];
443 1.8 thorpej iq->iq_ev.ev_count++;
444 1.8 thorpej uvmexp.intrs++;
445 1.8 thorpej current_spl_level |= iq->iq_mask;
446 1.8 thorpej oldirqstate = enable_interrupts(I32_bit);
447 1.8 thorpej for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
448 1.8 thorpej ih = TAILQ_NEXT(ih, ih_list)) {
449 1.13 thorpej rv |= (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
450 1.8 thorpej }
451 1.8 thorpej restore_interrupts(oldirqstate);
452 1.8 thorpej
453 1.8 thorpej current_spl_level = pcpl;
454 1.13 thorpej
455 1.14 thorpej #if 0 /* XXX */
456 1.13 thorpej if (rv == 0)
457 1.13 thorpej printf("Stray interrupt: IRQ %d\n", irq);
458 1.14 thorpej #endif
459 1.8 thorpej }
460 1.13 thorpej
461 1.14 thorpej #if 0 /* XXX */
462 1.13 thorpej if (stray)
463 1.13 thorpej printf("Stray external interrupt\n");
464 1.14 thorpej #endif
465 1.8 thorpej
466 1.8 thorpej /* Check for pendings soft intrs. */
467 1.17 briggs if ((iq80310_ipending & ~IRQ_BITS) & ~current_spl_level) {
468 1.8 thorpej oldirqstate = enable_interrupts(I32_bit);
469 1.12 thorpej iq80310_do_soft();
470 1.8 thorpej restore_interrupts(oldirqstate);
471 1.8 thorpej }
472 1.8 thorpej
473 1.8 thorpej /*
474 1.8 thorpej * If no hardware interrupts are masked, re-enable external
475 1.8 thorpej * interrupts.
476 1.8 thorpej */
477 1.17 briggs if ((iq80310_ipending & IRQ_BITS) == 0)
478 1.15 briggs i80200_intr_enable(INTCTL_IM | INTCTL_PM);
479 1.1 thorpej }
480