Home | History | Annotate | Line # | Download | only in iq80310
iq80310_intr.c revision 1.24.42.1
      1  1.24.42.1   bouyer /*	$NetBSD: iq80310_intr.c,v 1.24.42.1 2008/01/08 22:09:41 bouyer Exp $	*/
      2        1.1  thorpej 
      3        1.1  thorpej /*
      4        1.8  thorpej  * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
      5        1.1  thorpej  * All rights reserved.
      6        1.1  thorpej  *
      7        1.1  thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8        1.1  thorpej  *
      9        1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     10        1.1  thorpej  * modification, are permitted provided that the following conditions
     11        1.1  thorpej  * are met:
     12        1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     13        1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     14        1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     16        1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     17        1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     18        1.1  thorpej  *    must display the following acknowledgement:
     19        1.1  thorpej  *	This product includes software developed for the NetBSD Project by
     20        1.1  thorpej  *	Wasabi Systems, Inc.
     21        1.1  thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22        1.1  thorpej  *    or promote products derived from this software without specific prior
     23        1.1  thorpej  *    written permission.
     24        1.1  thorpej  *
     25        1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26        1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27        1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28        1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29        1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30        1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31        1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32        1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33        1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34        1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35        1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36        1.1  thorpej  */
     37       1.20    lukem 
     38       1.20    lukem #include <sys/cdefs.h>
     39  1.24.42.1   bouyer __KERNEL_RCSID(0, "$NetBSD: iq80310_intr.c,v 1.24.42.1 2008/01/08 22:09:41 bouyer Exp $");
     40        1.1  thorpej 
     41       1.18  thorpej #ifndef EVBARM_SPL_NOINLINE
     42       1.18  thorpej #define	EVBARM_SPL_NOINLINE
     43       1.18  thorpej #endif
     44       1.18  thorpej 
     45        1.1  thorpej /*
     46        1.1  thorpej  * Interrupt support for the Intel IQ80310.
     47        1.1  thorpej  */
     48        1.1  thorpej 
     49        1.1  thorpej #include <sys/param.h>
     50        1.1  thorpej #include <sys/systm.h>
     51        1.1  thorpej #include <sys/malloc.h>
     52        1.1  thorpej 
     53        1.8  thorpej #include <uvm/uvm_extern.h>
     54        1.8  thorpej 
     55        1.1  thorpej #include <machine/bus.h>
     56        1.1  thorpej #include <machine/intr.h>
     57        1.8  thorpej 
     58        1.5  thorpej #include <arm/cpufunc.h>
     59        1.1  thorpej 
     60        1.6  thorpej #include <arm/xscale/i80200reg.h>
     61        1.8  thorpej #include <arm/xscale/i80200var.h>
     62        1.6  thorpej 
     63        1.1  thorpej #include <evbarm/iq80310/iq80310reg.h>
     64        1.1  thorpej #include <evbarm/iq80310/iq80310var.h>
     65        1.1  thorpej #include <evbarm/iq80310/obiovar.h>
     66        1.1  thorpej 
     67        1.8  thorpej /* Interrupt handler queues. */
     68        1.8  thorpej struct intrq intrq[NIRQ];
     69        1.1  thorpej 
     70        1.8  thorpej /* Interrupts to mask at each level. */
     71       1.17   briggs int iq80310_imask[NIPL];
     72        1.1  thorpej 
     73        1.8  thorpej /* Current interrupt priority level. */
     74       1.23    perry volatile int current_spl_level;
     75        1.1  thorpej 
     76        1.8  thorpej /* Interrupts pending. */
     77       1.23    perry volatile int iq80310_ipending;
     78        1.1  thorpej 
     79        1.8  thorpej /* Software copy of the IRQs we have enabled. */
     80        1.8  thorpej uint32_t intr_enabled;
     81        1.1  thorpej 
     82  1.24.42.1   bouyer #ifdef __HAVE_FAST_SOFTINTRS
     83        1.8  thorpej /*
     84        1.8  thorpej  * Map a software interrupt queue index (at the top of the word, and
     85        1.8  thorpej  * highest priority softintr is encountered first in an ffs()).
     86        1.8  thorpej  */
     87        1.8  thorpej #define	SI_TO_IRQBIT(si)	(1U << (31 - (si)))
     88        1.6  thorpej 
     89        1.8  thorpej /*
     90        1.8  thorpej  * Map a software interrupt queue to an interrupt priority level.
     91        1.8  thorpej  */
     92        1.8  thorpej static const int si_to_ipl[SI_NQUEUES] = {
     93        1.8  thorpej 	IPL_SOFT,		/* SI_SOFT */
     94        1.8  thorpej 	IPL_SOFTCLOCK,		/* SI_SOFTCLOCK */
     95        1.8  thorpej 	IPL_SOFTNET,		/* SI_SOFTNET */
     96        1.8  thorpej 	IPL_SOFTSERIAL,		/* SI_SOFTSERIAL */
     97        1.8  thorpej };
     98  1.24.42.1   bouyer #endif
     99        1.6  thorpej 
    100       1.21       he void	iq80310_intr_dispatch(struct irqframe *frame);
    101        1.1  thorpej 
    102       1.23    perry static inline uint32_t
    103        1.1  thorpej iq80310_intstat_read(void)
    104        1.1  thorpej {
    105        1.1  thorpej 	uint32_t intstat;
    106        1.1  thorpej 
    107        1.3  thorpej 	intstat = CPLD_READ(IQ80310_XINT3_STATUS) & 0x1f;
    108        1.9  thorpej #if defined(IRQ_READ_XINT0)
    109        1.9  thorpej 	if (IRQ_READ_XINT0)
    110        1.3  thorpej 		intstat |= (CPLD_READ(IQ80310_XINT0_STATUS) & 0x7) << 5;
    111        1.9  thorpej #endif
    112        1.1  thorpej 
    113        1.8  thorpej 	/* XXX Why do we have to mask off? */
    114        1.8  thorpej 	return (intstat & intr_enabled);
    115        1.8  thorpej }
    116        1.8  thorpej 
    117       1.23    perry static inline void
    118        1.8  thorpej iq80310_set_intrmask(void)
    119        1.8  thorpej {
    120        1.8  thorpej 	uint32_t disabled;
    121        1.8  thorpej 
    122        1.8  thorpej 	intr_enabled |= IRQ_BITS_ALWAYS_ON;
    123        1.8  thorpej 
    124        1.8  thorpej 	/* The XINT_MASK register sets a bit to *disable*. */
    125        1.8  thorpej 	disabled = (~intr_enabled) & IRQ_BITS;
    126        1.8  thorpej 
    127        1.8  thorpej 	CPLD_WRITE(IQ80310_XINT_MASK, disabled & 0x1f);
    128        1.8  thorpej }
    129        1.8  thorpej 
    130       1.23    perry static inline void
    131        1.8  thorpej iq80310_enable_irq(int irq)
    132        1.8  thorpej {
    133        1.8  thorpej 
    134        1.8  thorpej 	intr_enabled |= (1U << irq);
    135        1.8  thorpej 	iq80310_set_intrmask();
    136        1.8  thorpej }
    137        1.8  thorpej 
    138       1.23    perry static inline void
    139        1.8  thorpej iq80310_disable_irq(int irq)
    140        1.8  thorpej {
    141        1.8  thorpej 
    142        1.8  thorpej 	intr_enabled &= ~(1U << irq);
    143        1.8  thorpej 	iq80310_set_intrmask();
    144        1.8  thorpej }
    145        1.8  thorpej 
    146        1.8  thorpej /*
    147        1.8  thorpej  * NOTE: This routine must be called with interrupts disabled in the CPSR.
    148        1.8  thorpej  */
    149        1.8  thorpej static void
    150        1.8  thorpej iq80310_intr_calculate_masks(void)
    151        1.8  thorpej {
    152        1.8  thorpej 	struct intrq *iq;
    153        1.8  thorpej 	struct intrhand *ih;
    154        1.8  thorpej 	int irq, ipl;
    155        1.8  thorpej 
    156        1.8  thorpej 	/* First, figure out which IPLs each IRQ has. */
    157        1.8  thorpej 	for (irq = 0; irq < NIRQ; irq++) {
    158        1.8  thorpej 		int levels = 0;
    159        1.8  thorpej 		iq = &intrq[irq];
    160        1.8  thorpej 		iq80310_disable_irq(irq);
    161        1.8  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    162        1.8  thorpej 		     ih = TAILQ_NEXT(ih, ih_list))
    163        1.8  thorpej 			levels |= (1U << ih->ih_ipl);
    164        1.8  thorpej 		iq->iq_levels = levels;
    165        1.8  thorpej 	}
    166        1.8  thorpej 
    167        1.8  thorpej 	/* Next, figure out which IRQs are used by each IPL. */
    168        1.8  thorpej 	for (ipl = 0; ipl < NIPL; ipl++) {
    169        1.8  thorpej 		int irqs = 0;
    170        1.8  thorpej 		for (irq = 0; irq < NIRQ; irq++) {
    171        1.8  thorpej 			if (intrq[irq].iq_levels & (1U << ipl))
    172        1.8  thorpej 				irqs |= (1U << irq);
    173        1.8  thorpej 		}
    174       1.17   briggs 		iq80310_imask[ipl] = irqs;
    175        1.8  thorpej 	}
    176        1.8  thorpej 
    177       1.17   briggs 	iq80310_imask[IPL_NONE] = 0;
    178  1.24.42.1   bouyer 	iq80310_imask[IPL_SOFTCLOCK] = 0;
    179  1.24.42.1   bouyer 	iq80310_imask[IPL_SOFTNET] = 0;
    180  1.24.42.1   bouyer 	iq80310_imask[IPL_SOFTSERIAL] = 0;
    181        1.8  thorpej 
    182        1.8  thorpej 	/*
    183        1.8  thorpej 	 * splsoftnet() must also block splsoftclock(), since we don't
    184        1.8  thorpej 	 * want timer-driven network events to occur while we're
    185        1.8  thorpej 	 * processing incoming packets.
    186        1.8  thorpej 	 */
    187       1.17   briggs 	iq80310_imask[IPL_SOFTNET] |= iq80310_imask[IPL_SOFTCLOCK];
    188        1.8  thorpej 
    189        1.6  thorpej 	/*
    190       1.24      wiz 	 * Enforce a hierarchy that gives "slow" device (or devices with
    191        1.8  thorpej 	 * limited input buffer space/"real-time" requirements) a better
    192        1.8  thorpej 	 * chance at not dropping data.
    193        1.6  thorpej 	 */
    194       1.17   briggs 	iq80310_imask[IPL_BIO] |= iq80310_imask[IPL_SOFTNET];
    195       1.17   briggs 	iq80310_imask[IPL_NET] |= iq80310_imask[IPL_BIO];
    196       1.17   briggs 	iq80310_imask[IPL_SOFTSERIAL] |= iq80310_imask[IPL_NET];
    197       1.17   briggs 	iq80310_imask[IPL_TTY] |= iq80310_imask[IPL_SOFTSERIAL];
    198        1.7  thorpej 
    199        1.8  thorpej 	/*
    200        1.8  thorpej 	 * splvm() blocks all interrupts that use the kernel memory
    201        1.8  thorpej 	 * allocation facilities.
    202        1.8  thorpej 	 */
    203       1.19  thorpej 	iq80310_imask[IPL_VM] |= iq80310_imask[IPL_TTY];
    204        1.1  thorpej 
    205        1.8  thorpej 	/*
    206        1.8  thorpej 	 * Audio devices are not allowed to perform memory allocation
    207        1.8  thorpej 	 * in their interrupt routines, and they have fairly "real-time"
    208        1.8  thorpej 	 * requirements, so give them a high interrupt priority.
    209        1.8  thorpej 	 */
    210       1.19  thorpej 	iq80310_imask[IPL_AUDIO] |= iq80310_imask[IPL_VM];
    211        1.8  thorpej 
    212        1.8  thorpej 	/*
    213        1.8  thorpej 	 * splclock() must block anything that uses the scheduler.
    214        1.8  thorpej 	 */
    215       1.17   briggs 	iq80310_imask[IPL_CLOCK] |= iq80310_imask[IPL_AUDIO];
    216        1.1  thorpej 
    217        1.8  thorpej 	/*
    218        1.8  thorpej 	 * No separate statclock on the IQ80310.
    219        1.8  thorpej 	 */
    220  1.24.42.1   bouyer #ifdef IPL_STATCLOCK
    221       1.17   briggs 	iq80310_imask[IPL_STATCLOCK] |= iq80310_imask[IPL_CLOCK];
    222  1.24.42.1   bouyer #endif
    223        1.6  thorpej 
    224        1.1  thorpej 	/*
    225        1.8  thorpej 	 * splhigh() must block "everything".
    226        1.1  thorpej 	 */
    227  1.24.42.1   bouyer #ifdef IPL_STATCLOCK
    228       1.17   briggs 	iq80310_imask[IPL_HIGH] |= iq80310_imask[IPL_STATCLOCK];
    229  1.24.42.1   bouyer #else
    230  1.24.42.1   bouyer 	iq80310_imask[IPL_HIGH] |= iq80310_imask[IPL_CLOCK];
    231  1.24.42.1   bouyer #endif
    232        1.1  thorpej 
    233        1.1  thorpej 	/*
    234        1.8  thorpej 	 * XXX We need serial drivers to run at the absolute highest priority
    235        1.8  thorpej 	 * in order to avoid overruns, so serial > high.
    236        1.1  thorpej 	 */
    237       1.17   briggs 	iq80310_imask[IPL_SERIAL] |= iq80310_imask[IPL_HIGH];
    238        1.1  thorpej 
    239        1.8  thorpej 	/*
    240        1.8  thorpej 	 * Now compute which IRQs must be blocked when servicing any
    241        1.8  thorpej 	 * given IRQ.
    242        1.8  thorpej 	 */
    243        1.8  thorpej 	for (irq = 0; irq < NIRQ; irq++) {
    244        1.8  thorpej 		int irqs = (1U << irq);
    245        1.8  thorpej 		iq = &intrq[irq];
    246        1.8  thorpej 		if (TAILQ_FIRST(&iq->iq_list) != NULL)
    247        1.8  thorpej 			iq80310_enable_irq(irq);
    248        1.8  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    249        1.8  thorpej 		     ih = TAILQ_NEXT(ih, ih_list))
    250       1.17   briggs 			irqs |= iq80310_imask[ih->ih_ipl];
    251        1.8  thorpej 		iq->iq_mask = irqs;
    252        1.8  thorpej 	}
    253        1.8  thorpej }
    254        1.8  thorpej 
    255  1.24.42.1   bouyer #ifdef __HAVE_FAST_SOFTINTRS
    256       1.17   briggs void
    257       1.12  thorpej iq80310_do_soft(void)
    258        1.8  thorpej {
    259        1.8  thorpej 	static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
    260        1.8  thorpej 	int new, oldirqstate;
    261        1.8  thorpej 
    262        1.8  thorpej 	if (__cpu_simple_lock_try(&processing) == 0)
    263        1.8  thorpej 		return;
    264        1.8  thorpej 
    265        1.8  thorpej 	new = current_spl_level;
    266        1.8  thorpej 
    267        1.8  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    268        1.8  thorpej 
    269        1.8  thorpej #define	DO_SOFTINT(si)							\
    270       1.17   briggs 	if ((iq80310_ipending & ~new) & SI_TO_IRQBIT(si)) {		\
    271       1.17   briggs 		iq80310_ipending &= ~SI_TO_IRQBIT(si);			\
    272       1.17   briggs 		current_spl_level |= iq80310_imask[si_to_ipl[(si)]];	\
    273        1.8  thorpej 		restore_interrupts(oldirqstate);			\
    274        1.8  thorpej 		softintr_dispatch(si);					\
    275        1.8  thorpej 		oldirqstate = disable_interrupts(I32_bit);		\
    276        1.8  thorpej 		current_spl_level = new;				\
    277        1.8  thorpej 	}
    278        1.8  thorpej 
    279        1.8  thorpej 	DO_SOFTINT(SI_SOFTSERIAL);
    280        1.8  thorpej 	DO_SOFTINT(SI_SOFTNET);
    281        1.8  thorpej 	DO_SOFTINT(SI_SOFTCLOCK);
    282        1.8  thorpej 	DO_SOFTINT(SI_SOFT);
    283        1.8  thorpej 
    284        1.8  thorpej 	__cpu_simple_unlock(&processing);
    285        1.8  thorpej 
    286        1.8  thorpej 	restore_interrupts(oldirqstate);
    287        1.1  thorpej }
    288  1.24.42.1   bouyer #endif	/* __HAVE_SOFT_FASTINTRS */
    289        1.1  thorpej 
    290        1.8  thorpej int
    291        1.8  thorpej _splraise(int ipl)
    292        1.1  thorpej {
    293        1.8  thorpej 
    294       1.18  thorpej 	return (iq80310_splraise(ipl));
    295        1.1  thorpej }
    296        1.1  thorpej 
    297       1.23    perry inline void
    298        1.8  thorpej splx(int new)
    299        1.8  thorpej {
    300        1.8  thorpej 
    301       1.18  thorpej 	return (iq80310_splx(new));
    302        1.8  thorpej }
    303        1.8  thorpej 
    304        1.8  thorpej int
    305        1.8  thorpej _spllower(int ipl)
    306        1.1  thorpej {
    307       1.17   briggs 
    308       1.18  thorpej 	return (iq80310_spllower(ipl));
    309       1.17   briggs }
    310       1.17   briggs 
    311  1.24.42.1   bouyer #ifdef __HAVE_FAST_SOFTINTRS
    312        1.1  thorpej void
    313        1.8  thorpej _setsoftintr(int si)
    314        1.1  thorpej {
    315        1.8  thorpej 	int oldirqstate;
    316        1.8  thorpej 
    317        1.8  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    318       1.17   briggs 	iq80310_ipending |= SI_TO_IRQBIT(si);
    319        1.8  thorpej 	restore_interrupts(oldirqstate);
    320        1.1  thorpej 
    321        1.8  thorpej 	/* Process unmasked pending soft interrupts. */
    322       1.17   briggs 	if ((iq80310_ipending & ~IRQ_BITS) & ~current_spl_level)
    323       1.12  thorpej 		iq80310_do_soft();
    324        1.1  thorpej }
    325  1.24.42.1   bouyer #endif
    326        1.1  thorpej 
    327        1.1  thorpej void
    328        1.8  thorpej iq80310_intr_init(void)
    329        1.1  thorpej {
    330        1.8  thorpej 	struct intrq *iq;
    331        1.8  thorpej 	int i;
    332        1.1  thorpej 
    333        1.8  thorpej 	/*
    334        1.8  thorpej 	 * The Secondary PCI interrupts INTA, INTB, and INTC
    335        1.8  thorpej 	 * area always enabled, since they cannot be masked
    336        1.8  thorpej 	 * in the CPLD.
    337        1.8  thorpej 	 */
    338        1.8  thorpej 	intr_enabled |= IRQ_BITS_ALWAYS_ON;
    339        1.8  thorpej 
    340        1.8  thorpej 	for (i = 0; i < NIRQ; i++) {
    341        1.8  thorpej 		iq = &intrq[i];
    342        1.8  thorpej 		TAILQ_INIT(&iq->iq_list);
    343        1.8  thorpej 
    344        1.8  thorpej 		sprintf(iq->iq_name, "irq %d", i);
    345        1.8  thorpej 		evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
    346        1.8  thorpej 		    NULL, "iq80310", iq->iq_name);
    347        1.8  thorpej 	}
    348        1.8  thorpej 
    349        1.8  thorpej 	iq80310_intr_calculate_masks();
    350        1.8  thorpej 
    351        1.8  thorpej 	/* Enable external interrupts on the i80200. */
    352        1.8  thorpej 	i80200_extirq_dispatch = iq80310_intr_dispatch;
    353       1.15   briggs 	i80200_intr_enable(INTCTL_IM | INTCTL_PM);
    354        1.8  thorpej 
    355        1.8  thorpej 	/* Enable IRQs (don't yet use FIQs). */
    356        1.8  thorpej 	enable_interrupts(I32_bit);
    357        1.1  thorpej }
    358        1.1  thorpej 
    359        1.1  thorpej void *
    360        1.1  thorpej iq80310_intr_establish(int irq, int ipl, int (*func)(void *), void *arg)
    361        1.1  thorpej {
    362        1.8  thorpej 	struct intrq *iq;
    363        1.8  thorpej 	struct intrhand *ih;
    364        1.1  thorpej 	u_int oldirqstate;
    365        1.8  thorpej 
    366        1.8  thorpej 	if (irq < 0 || irq > NIRQ)
    367        1.8  thorpej 		panic("iq80310_intr_establish: IRQ %d out of range", irq);
    368        1.1  thorpej 
    369        1.1  thorpej 	ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
    370        1.1  thorpej 	if (ih == NULL)
    371        1.1  thorpej 		return (NULL);
    372        1.1  thorpej 
    373        1.1  thorpej 	ih->ih_func = func;
    374        1.1  thorpej 	ih->ih_arg = arg;
    375        1.8  thorpej 	ih->ih_ipl = ipl;
    376        1.8  thorpej 	ih->ih_irq = irq;
    377        1.1  thorpej 
    378        1.8  thorpej 	iq = &intrq[irq];
    379        1.1  thorpej 
    380        1.8  thorpej 	/* All IQ80310 interrupts are level-triggered. */
    381        1.8  thorpej 	iq->iq_ist = IST_LEVEL;
    382        1.1  thorpej 
    383        1.8  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    384        1.1  thorpej 
    385        1.8  thorpej 	TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
    386        1.1  thorpej 
    387        1.8  thorpej 	iq80310_intr_calculate_masks();
    388        1.1  thorpej 
    389        1.1  thorpej 	restore_interrupts(oldirqstate);
    390        1.1  thorpej 
    391        1.1  thorpej 	return (ih);
    392        1.1  thorpej }
    393        1.1  thorpej 
    394        1.1  thorpej void
    395        1.1  thorpej iq80310_intr_disestablish(void *cookie)
    396        1.1  thorpej {
    397        1.8  thorpej 	struct intrhand *ih = cookie;
    398        1.8  thorpej 	struct intrq *iq = &intrq[ih->ih_irq];
    399        1.8  thorpej 	int oldirqstate;
    400        1.8  thorpej 
    401        1.8  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    402        1.8  thorpej 
    403        1.8  thorpej 	TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
    404        1.8  thorpej 
    405        1.8  thorpej 	iq80310_intr_calculate_masks();
    406        1.1  thorpej 
    407        1.8  thorpej 	restore_interrupts(oldirqstate);
    408        1.8  thorpej }
    409        1.8  thorpej 
    410        1.8  thorpej void
    411       1.21       he iq80310_intr_dispatch(struct irqframe *frame)
    412        1.8  thorpej {
    413        1.8  thorpej 	struct intrq *iq;
    414        1.8  thorpej 	struct intrhand *ih;
    415       1.13  thorpej 	int oldirqstate, pcpl, irq, ibit, hwpend, rv, stray;
    416       1.13  thorpej 
    417       1.13  thorpej 	stray = 1;
    418        1.8  thorpej 
    419        1.8  thorpej 	/* First, disable external IRQs. */
    420       1.15   briggs 	i80200_intr_disable(INTCTL_IM | INTCTL_PM);
    421        1.8  thorpej 
    422        1.8  thorpej 	pcpl = current_spl_level;
    423        1.8  thorpej 
    424        1.8  thorpej 	for (hwpend = iq80310_intstat_read(); hwpend != 0;) {
    425        1.8  thorpej 		irq = ffs(hwpend) - 1;
    426        1.8  thorpej 		ibit = (1U << irq);
    427        1.8  thorpej 
    428       1.13  thorpej 		stray = 0;
    429       1.13  thorpej 
    430        1.8  thorpej 		hwpend &= ~ibit;
    431        1.8  thorpej 
    432        1.8  thorpej 		if (pcpl & ibit) {
    433        1.8  thorpej 			/*
    434        1.8  thorpej 			 * IRQ is masked; mark it as pending and check
    435        1.8  thorpej 			 * the next one.  Note: external IRQs are already
    436        1.8  thorpej 			 * disabled.
    437        1.8  thorpej 			 */
    438       1.17   briggs 			iq80310_ipending |= ibit;
    439        1.8  thorpej 			continue;
    440        1.8  thorpej 		}
    441        1.8  thorpej 
    442       1.17   briggs 		iq80310_ipending &= ~ibit;
    443       1.13  thorpej 		rv = 0;
    444        1.8  thorpej 
    445        1.8  thorpej 		iq = &intrq[irq];
    446        1.8  thorpej 		iq->iq_ev.ev_count++;
    447        1.8  thorpej 		uvmexp.intrs++;
    448        1.8  thorpej 		current_spl_level |= iq->iq_mask;
    449        1.8  thorpej 		oldirqstate = enable_interrupts(I32_bit);
    450        1.8  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    451        1.8  thorpej 		     ih = TAILQ_NEXT(ih, ih_list)) {
    452       1.13  thorpej 			rv |= (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
    453        1.8  thorpej 		}
    454        1.8  thorpej 		restore_interrupts(oldirqstate);
    455        1.8  thorpej 
    456        1.8  thorpej 		current_spl_level = pcpl;
    457       1.13  thorpej 
    458       1.14  thorpej #if 0 /* XXX */
    459       1.13  thorpej 		if (rv == 0)
    460       1.13  thorpej 			printf("Stray interrupt: IRQ %d\n", irq);
    461       1.14  thorpej #endif
    462        1.8  thorpej 	}
    463       1.13  thorpej 
    464       1.14  thorpej #if 0 /* XXX */
    465       1.13  thorpej 	if (stray)
    466       1.13  thorpej 		printf("Stray external interrupt\n");
    467       1.14  thorpej #endif
    468        1.8  thorpej 
    469  1.24.42.1   bouyer #if 0
    470        1.8  thorpej 	/* Check for pendings soft intrs. */
    471       1.17   briggs 	if ((iq80310_ipending & ~IRQ_BITS) & ~current_spl_level) {
    472        1.8  thorpej 		oldirqstate = enable_interrupts(I32_bit);
    473       1.12  thorpej 		iq80310_do_soft();
    474        1.8  thorpej 		restore_interrupts(oldirqstate);
    475        1.8  thorpej 	}
    476  1.24.42.1   bouyer #endif
    477        1.8  thorpej 
    478        1.8  thorpej 	/*
    479        1.8  thorpej 	 * If no hardware interrupts are masked, re-enable external
    480        1.8  thorpej 	 * interrupts.
    481        1.8  thorpej 	 */
    482       1.17   briggs 	if ((iq80310_ipending & IRQ_BITS) == 0)
    483       1.15   briggs 		i80200_intr_enable(INTCTL_IM | INTCTL_PM);
    484        1.1  thorpej }
    485