iq80310_intr.h revision 1.1 1 /* $NetBSD: iq80310_intr.h,v 1.1 2002/08/17 16:42:23 briggs Exp $ */
2
3 /*
4 * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 * All rights reserved.
6 *
7 * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 * 3. All advertising materials mentioning features or use of this software
18 * must display the following acknowledgement:
19 * This product includes software developed for the NetBSD Project by
20 * Wasabi Systems, Inc.
21 * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 * or promote products derived from this software without specific prior
23 * written permission.
24 *
25 * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 * POSSIBILITY OF SUCH DAMAGE.
36 */
37
38 #ifndef _IQ80310_INTR_H_
39 #define _IQ80310_INTR_H_
40
41 #include "opt_iop310.h"
42
43 #include <arm/armreg.h>
44 #include <arm/cpufunc.h>
45
46 #include <arm/xscale/i80200reg.h>
47 #include <arm/xscale/i80200var.h>
48
49 #if defined(IOP310_TEAMASA_NPWR)
50 /*
51 * We have 5 interrupt source bits -- all in XINT3. All interrupts
52 * can be masked in the CPLD.
53 */
54 #define IRQ_BITS 0x1f
55 #define IRQ_BITS_ALWAYS_ON 0x00
56 #else /* Default to stock IQ80310 */
57 /*
58 * We have 8 interrupt source bits -- 5 in the XINT3 register, and 3
59 * in the XINT0 register (the upper 3). Note that the XINT0 IRQs
60 * (SPCI INTA, INTB, and INTC) are always enabled, since they can not
61 * be masked out in the CPLD (it provides only status, not masking,
62 * for those interrupts).
63 */
64 #define IRQ_BITS 0xff
65 #define IRQ_BITS_ALWAYS_ON 0xe0
66 #define IRQ_READ_XINT0 1 /* XXX only if board rev >= F */
67 #endif /* list of IQ80310-based designs */
68
69 void iq80310_do_soft(void);
70
71 #if !defined(EVBARM_SPL_NOINLINE)
72 static __inline int
73 iq80310_splraise(int ipl)
74 {
75 extern __volatile int current_spl_level;
76 extern int iq80310_imask[];
77 int old;
78
79 old = current_spl_level;
80 current_spl_level |= iq80310_imask[ipl];
81
82 return (old);
83 }
84
85 static __inline void
86 iq80310_splx(int new)
87 {
88 extern __volatile int iq80310_ipending;
89 extern __volatile int current_spl_level;
90 int old;
91
92 old = current_spl_level;
93 current_spl_level = new;
94
95 /* If there are software interrupts to process, do it. */
96 if ((iq80310_ipending & ~IRQ_BITS) & ~new)
97 iq80310_do_soft();
98
99 /*
100 * If there are pending hardware interrupts (i.e. the
101 * external interrupt is disabled in the ICU), and all
102 * hardware interrupts are being unblocked, then re-enable
103 * the external hardware interrupt.
104 *
105 * XXX We have to wait for ALL hardware interrupts to
106 * XXX be unblocked, because we currently lose if we
107 * XXX get nested interrupts, and I don't know why yet.
108 */
109 if ((new & IRQ_BITS) == 0 && (iq80310_ipending & IRQ_BITS))
110 i80200_intr_enable(INTCTL_IM | INTCTL_PM);
111 }
112
113 static __inline int
114 iq80310_spllower(int ipl)
115 {
116 extern __volatile int current_spl_level;
117 extern int iq80310_imask[];
118 int old = current_spl_level;
119
120 iq80310_splx(iq80310_imask[ipl]);
121 return (old);
122 }
123
124 #define _splraise(ipl) iq80310_splraise(ipl)
125 #define _spllower(ipl) iq80310_spllower(ipl)
126 #define splx(spl) iq80310_splx(spl)
127 void _setsoftintr(int);
128 #else
129
130 int _splraise(int);
131 int _spllower(int);
132 void splx(int);
133 void _setsoftintr(int);
134
135 #endif
136
137 #endif /* _IQ80310_INTR_H_ */
138