iq80310_machdep.c revision 1.38 1 /* $NetBSD: iq80310_machdep.c,v 1.38 2002/04/09 23:44:03 thorpej Exp $ */
2
3 /*
4 * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 * All rights reserved.
6 *
7 * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 * 3. All advertising materials mentioning features or use of this software
18 * must display the following acknowledgement:
19 * This product includes software developed for the NetBSD Project by
20 * Wasabi Systems, Inc.
21 * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 * or promote products derived from this software without specific prior
23 * written permission.
24 *
25 * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 * POSSIBILITY OF SUCH DAMAGE.
36 */
37
38 /*
39 * Copyright (c) 1997,1998 Mark Brinicombe.
40 * Copyright (c) 1997,1998 Causality Limited.
41 * All rights reserved.
42 *
43 * Redistribution and use in source and binary forms, with or without
44 * modification, are permitted provided that the following conditions
45 * are met:
46 * 1. Redistributions of source code must retain the above copyright
47 * notice, this list of conditions and the following disclaimer.
48 * 2. Redistributions in binary form must reproduce the above copyright
49 * notice, this list of conditions and the following disclaimer in the
50 * documentation and/or other materials provided with the distribution.
51 * 3. All advertising materials mentioning features or use of this software
52 * must display the following acknowledgement:
53 * This product includes software developed by Mark Brinicombe
54 * for the NetBSD Project.
55 * 4. The name of the company nor the name of the author may be used to
56 * endorse or promote products derived from this software without specific
57 * prior written permission.
58 *
59 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
60 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
61 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
62 * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
63 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
64 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
65 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
66 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
67 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
68 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
69 * SUCH DAMAGE.
70 *
71 * Machine dependant functions for kernel setup for Intel IQ80310 evaluation
72 * boards using RedBoot firmware.
73 */
74
75 #include "opt_ddb.h"
76 #include "opt_pmap_debug.h"
77
78 #include <sys/param.h>
79 #include <sys/device.h>
80 #include <sys/systm.h>
81 #include <sys/kernel.h>
82 #include <sys/exec.h>
83 #include <sys/proc.h>
84 #include <sys/msgbuf.h>
85 #include <sys/reboot.h>
86 #include <sys/termios.h>
87
88 #include <dev/cons.h>
89
90 #include <machine/db_machdep.h>
91 #include <ddb/db_sym.h>
92 #include <ddb/db_extern.h>
93
94 #include <machine/bootconfig.h>
95 #include <machine/bus.h>
96 #include <machine/cpu.h>
97 #include <machine/frame.h>
98 #include <arm/undefined.h>
99
100 #include <arm/arm32/machdep.h>
101
102 #include <arm/xscale/i80312reg.h>
103 #include <arm/xscale/i80312var.h>
104
105 #include <dev/pci/ppbreg.h>
106
107 #include <evbarm/iq80310/iq80310reg.h>
108 #include <evbarm/iq80310/iq80310var.h>
109 #include <evbarm/iq80310/obiovar.h>
110
111 #include "opt_ipkdb.h"
112
113 /*
114 * Address to call from cpu_reset() to reset the machine.
115 * This is machine architecture dependant as it varies depending
116 * on where the ROM appears when you turn the MMU off.
117 */
118
119 u_int cpu_reset_address = 0;
120
121 /* Define various stack sizes in pages */
122 #define IRQ_STACK_SIZE 1
123 #define ABT_STACK_SIZE 1
124 #ifdef IPKDB
125 #define UND_STACK_SIZE 2
126 #else
127 #define UND_STACK_SIZE 1
128 #endif
129
130 BootConfig bootconfig; /* Boot config storage */
131 char *boot_args = NULL;
132 char *boot_file = NULL;
133
134 vm_offset_t physical_start;
135 vm_offset_t physical_freestart;
136 vm_offset_t physical_freeend;
137 vm_offset_t physical_end;
138 u_int free_pages;
139 vm_offset_t pagetables_start;
140 int physmem = 0;
141
142 /*int debug_flags;*/
143 #ifndef PMAP_STATIC_L1S
144 int max_processes = 64; /* Default number */
145 #endif /* !PMAP_STATIC_L1S */
146
147 /* Physical and virtual addresses for some global pages */
148 pv_addr_t systempage;
149 pv_addr_t irqstack;
150 pv_addr_t undstack;
151 pv_addr_t abtstack;
152 pv_addr_t kernelstack;
153 pv_addr_t minidataclean;
154
155 vm_offset_t msgbufphys;
156
157 extern u_int data_abort_handler_address;
158 extern u_int prefetch_abort_handler_address;
159 extern u_int undefined_handler_address;
160
161 #ifdef PMAP_DEBUG
162 extern int pmap_debug_level;
163 #endif
164
165 #define KERNEL_PT_SYS 0 /* L2 table for mapping zero page */
166
167 #define KERNEL_PT_KERNEL 1 /* L2 table for mapping kernel */
168 #define KERNEL_PT_KERNEL_NUM 2
169
170 /* L2 table for mapping i80312 */
171 #define KERNEL_PT_IOPXS (KERNEL_PT_KERNEL + KERNEL_PT_KERNEL_NUM)
172
173 /* L2 tables for mapping kernel VM */
174 #define KERNEL_PT_VMDATA (KERNEL_PT_IOPXS + 1)
175 #define KERNEL_PT_VMDATA_NUM 4 /* start with 16MB of KVM */
176 #define NUM_KERNEL_PTS (KERNEL_PT_VMDATA + KERNEL_PT_VMDATA_NUM)
177
178 pv_addr_t kernel_pt_table[NUM_KERNEL_PTS];
179
180 struct user *proc0paddr;
181
182 /* Prototypes */
183
184 void consinit(void);
185
186 #include "com.h"
187 #if NCOM > 0
188 #include <dev/ic/comreg.h>
189 #include <dev/ic/comvar.h>
190 #endif
191
192 /*
193 * Define the default console speed for the board. This is generally
194 * what the firmware provided with the board defaults to.
195 */
196 #ifndef CONSPEED
197 #if defined(IOP310_TEAMASA_NPWR)
198 #define CONSPEED B19200
199 #else /* Default to stock IQ80310 */
200 #define CONSPEED B115200
201 #endif /* list of IQ80310-based designs */
202 #endif /* ! CONSPEED */
203
204 #ifndef CONUNIT
205 #define CONUNIT 0
206 #endif
207
208 #ifndef CONMODE
209 #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
210 #endif
211
212 int comcnspeed = CONSPEED;
213 int comcnmode = CONMODE;
214 int comcnunit = CONUNIT;
215
216 /*
217 * void cpu_reboot(int howto, char *bootstr)
218 *
219 * Reboots the system
220 *
221 * Deal with any syncing, unmounting, dumping and shutdown hooks,
222 * then reset the CPU.
223 */
224 void
225 cpu_reboot(int howto, char *bootstr)
226 {
227 #ifdef DIAGNOSTIC
228 /* info */
229 printf("boot: howto=%08x curproc=%p\n", howto, curproc);
230 #endif
231
232 /*
233 * If we are still cold then hit the air brakes
234 * and crash to earth fast
235 */
236 if (cold) {
237 doshutdownhooks();
238 printf("The operating system has halted.\n");
239 printf("Please press any key to reboot.\n\n");
240 cngetc();
241 printf("rebooting...\n");
242 cpu_reset();
243 /*NOTREACHED*/
244 }
245
246 /* Disable console buffering */
247
248 /*
249 * If RB_NOSYNC was not specified sync the discs.
250 * Note: Unless cold is set to 1 here, syslogd will die during the
251 * unmount. It looks like syslogd is getting woken up only to find
252 * that it cannot page part of the binary in as the filesystem has
253 * been unmounted.
254 */
255 if (!(howto & RB_NOSYNC))
256 bootsync();
257
258 /* Say NO to interrupts */
259 splhigh();
260
261 /* Do a dump if requested. */
262 if ((howto & (RB_DUMP | RB_HALT)) == RB_DUMP)
263 dumpsys();
264
265 /* Run any shutdown hooks */
266 doshutdownhooks();
267
268 /* Make sure IRQ's are disabled */
269 IRQdisable;
270
271 if (howto & RB_HALT) {
272 printf("The operating system has halted.\n");
273 printf("Please press any key to reboot.\n\n");
274 cngetc();
275 }
276
277 printf("rebooting...\n");
278 cpu_reset();
279 /*NOTREACHED*/
280 }
281
282 /*
283 * Mapping table for core kernel memory. This memory is mapped at init
284 * time with section mappings.
285 */
286 struct l1_sec_map {
287 vaddr_t va;
288 vaddr_t pa;
289 vsize_t size;
290 vm_prot_t prot;
291 int cache;
292 } l1_sec_table[] = {
293 /*
294 * Map the on-board devices VA == PA so that we can access them
295 * with the MMU on or off.
296 */
297 {
298 IQ80310_OBIO_BASE,
299 IQ80310_OBIO_BASE,
300 IQ80310_OBIO_SIZE,
301 VM_PROT_READ|VM_PROT_WRITE,
302 PTE_NOCACHE,
303 },
304
305 {
306 0,
307 0,
308 0,
309 0,
310 0,
311 }
312 };
313
314 /*
315 * u_int initarm(...)
316 *
317 * Initial entry point on startup. This gets called before main() is
318 * entered.
319 * It should be responsible for setting up everything that must be
320 * in place when main is called.
321 * This includes
322 * Taking a copy of the boot configuration structure.
323 * Initialising the physical console so characters can be printed.
324 * Setting up page tables for the kernel
325 * Relocating the kernel to the bottom of physical memory
326 */
327 u_int
328 initarm(void *arg)
329 {
330 extern vaddr_t xscale_cache_clean_addr;
331 extern vsize_t xscale_minidata_clean_size;
332 int loop;
333 int loop1;
334 u_int l1pagetable;
335 pv_addr_t kernel_l1pt;
336 pv_addr_t kernel_ptpt;
337 paddr_t memstart;
338 psize_t memsize;
339
340 /*
341 * Clear out the 7-segment display. Whee, the first visual
342 * indication that we're running kernel code.
343 */
344 iq80310_7seg(' ', ' ');
345
346 /*
347 * Heads up ... Setup the CPU / MMU / TLB functions
348 */
349 if (set_cpufuncs())
350 panic("cpu not recognized!");
351
352 /* Calibrate the delay loop. */
353 iq80310_calibrate_delay();
354
355 /*
356 * Since we map the on-board devices VA==PA, and the kernel
357 * is running VA==PA, it's possible for us to initialize
358 * the console now.
359 */
360 consinit();
361
362 /* Talk to the user */
363 printf("\nNetBSD/evbarm (IQ80310) booting ...\n");
364
365 /*
366 * Reset the secondary PCI bus. RedBoot doesn't stop devices
367 * on the PCI bus before handing us control, so we have to
368 * do this.
369 *
370 * XXX This is arguably a bug in RedBoot, and doing this reset
371 * XXX could be problematic in the future if we encounter an
372 * XXX application where the PPB in the i80312 is used as a
373 * XXX PPB.
374 */
375 {
376 uint32_t reg;
377
378 printf("Resetting secondary PCI bus...\n");
379 reg = bus_space_read_4(&obio_bs_tag,
380 I80312_PMMR_BASE + I80312_PPB_BASE, PPB_REG_BRIDGECONTROL);
381 bus_space_write_4(&obio_bs_tag,
382 I80312_PMMR_BASE + I80312_PPB_BASE, PPB_REG_BRIDGECONTROL,
383 reg | PPB_BC_SECONDARY_RESET);
384 delay(10 * 1000); /* 10ms enough? */
385 bus_space_write_4(&obio_bs_tag,
386 I80312_PMMR_BASE + I80312_PPB_BASE, PPB_REG_BRIDGECONTROL,
387 reg);
388 }
389
390 /*
391 * We are currently running with the MMU enabled and the
392 * entire address space mapped VA==PA, except for the
393 * first 64M of RAM is also double-mapped at 0xc0000000.
394 * There is an L1 page table at 0xa0004000.
395 */
396
397 /*
398 * Fetch the SDRAM start/size from the i80312 SDRAM configration
399 * registers.
400 */
401 i80312_sdram_bounds(&obio_bs_tag, I80312_PMMR_BASE + I80312_MEM_BASE,
402 &memstart, &memsize);
403
404 printf("initarm: Configuring system ...\n");
405
406 /* Fake bootconfig structure for the benefit of pmap.c */
407 /* XXX must make the memory description h/w independant */
408 bootconfig.dramblocks = 1;
409 bootconfig.dram[0].address = memstart;
410 bootconfig.dram[0].pages = memsize / NBPG;
411
412 /*
413 * Set up the variables that define the availablilty of
414 * physical memory. For now, we're going to set
415 * physical_freestart to 0xa0200000 (where the kernel
416 * was loaded), and allocate the memory we need downwards.
417 * If we get too close to the L1 table that we set up, we
418 * will panic. We will update physical_freestart and
419 * physical_freeend later to reflect what pmap_bootstrap()
420 * wants to see.
421 *
422 * XXX pmap_bootstrap() needs an enema.
423 */
424 physical_start = bootconfig.dram[0].address;
425 physical_end = physical_start + (bootconfig.dram[0].pages * NBPG);
426
427 physical_freestart = 0xa0009000UL;
428 physical_freeend = 0xa0200000UL;
429
430 physmem = (physical_end - physical_start) / NBPG;
431
432 /* Tell the user about the memory */
433 printf("physmemory: %d pages at 0x%08lx -> 0x%08lx\n", physmem,
434 physical_start, physical_end - 1);
435
436 /*
437 * Okay, the kernel starts 2MB in from the bottom of physical
438 * memory. We are going to allocate our bootstrap pages downwards
439 * from there.
440 *
441 * We need to allocate some fixed page tables to get the kernel
442 * going. We allocate one page directory and a number of page
443 * tables and store the physical addresses in the kernel_pt_table
444 * array.
445 *
446 * The kernel page directory must be on a 16K boundary. The page
447 * tables must be on 4K bounaries. What we do is allocate the
448 * page directory on the first 16K boundary that we encounter, and
449 * the page tables on 4K boundaries otherwise. Since we allocate
450 * at least 3 L2 page tables, we are guaranteed to encounter at
451 * least one 16K aligned region.
452 */
453
454 #ifdef VERBOSE_INIT_ARM
455 printf("Allocating page tables\n");
456 #endif
457
458 free_pages = (physical_freeend - physical_freestart) / NBPG;
459
460 #ifdef VERBOSE_INIT_ARM
461 printf("freestart = 0x%08lx, free_pages = %d (0x%08x)\n",
462 physical_freestart, free_pages, free_pages);
463 #endif
464
465 /* Define a macro to simplify memory allocation */
466 #define valloc_pages(var, np) \
467 alloc_pages((var).pv_pa, (np)); \
468 (var).pv_va = KERNEL_BASE + (var).pv_pa - physical_start;
469
470 #define alloc_pages(var, np) \
471 physical_freeend -= ((np) * NBPG); \
472 if (physical_freeend < physical_freestart) \
473 panic("initarm: out of memory"); \
474 (var) = physical_freeend; \
475 free_pages -= (np); \
476 memset((char *)(var), 0, ((np) * NBPG));
477
478 loop1 = 0;
479 kernel_l1pt.pv_pa = 0;
480 for (loop = 0; loop <= NUM_KERNEL_PTS; ++loop) {
481 /* Are we 16KB aligned for an L1 ? */
482 if (((physical_freeend - L1_TABLE_SIZE) & (L1_TABLE_SIZE - 1)) == 0
483 && kernel_l1pt.pv_pa == 0) {
484 valloc_pages(kernel_l1pt, L1_TABLE_SIZE / NBPG);
485 } else {
486 alloc_pages(kernel_pt_table[loop1].pv_pa,
487 L2_TABLE_SIZE / NBPG);
488 kernel_pt_table[loop1].pv_va =
489 kernel_pt_table[loop1].pv_pa;
490 ++loop1;
491 }
492 }
493
494 /* This should never be able to happen but better confirm that. */
495 if (!kernel_l1pt.pv_pa || (kernel_l1pt.pv_pa & (L1_TABLE_SIZE-1)) != 0)
496 panic("initarm: Failed to align the kernel page directory\n");
497
498 /*
499 * Allocate a page for the system page mapped to V0x00000000
500 * This page will just contain the system vectors and can be
501 * shared by all processes.
502 */
503 alloc_pages(systempage.pv_pa, 1);
504
505 /* Allocate a page for the page table to map kernel page tables. */
506 valloc_pages(kernel_ptpt, L2_TABLE_SIZE / NBPG);
507
508 /* Allocate stacks for all modes */
509 valloc_pages(irqstack, IRQ_STACK_SIZE);
510 valloc_pages(abtstack, ABT_STACK_SIZE);
511 valloc_pages(undstack, UND_STACK_SIZE);
512 valloc_pages(kernelstack, UPAGES);
513
514 /* Allocate enough pages for cleaning the Mini-Data cache. */
515 KASSERT(xscale_minidata_clean_size <= NBPG);
516 valloc_pages(minidataclean, 1);
517
518 #ifdef VERBOSE_INIT_ARM
519 printf("IRQ stack: p0x%08lx v0x%08lx\n", irqstack.pv_pa,
520 irqstack.pv_va);
521 printf("ABT stack: p0x%08lx v0x%08lx\n", abtstack.pv_pa,
522 abtstack.pv_va);
523 printf("UND stack: p0x%08lx v0x%08lx\n", undstack.pv_pa,
524 undstack.pv_va);
525 printf("SVC stack: p0x%08lx v0x%08lx\n", kernelstack.pv_pa,
526 kernelstack.pv_va);
527 #endif
528
529 /*
530 * XXX Defer this to later so that we can reclaim the memory
531 * XXX used by the RedBoot page tables.
532 */
533 alloc_pages(msgbufphys, round_page(MSGBUFSIZE) / NBPG);
534
535 /*
536 * Ok we have allocated physical pages for the primary kernel
537 * page tables
538 */
539
540 #ifdef VERBOSE_INIT_ARM
541 printf("Creating L1 page table at 0x%08lx\n", kernel_l1pt.pv_pa);
542 #endif
543
544 /*
545 * Now we start construction of the L1 page table
546 * We start by mapping the L2 page tables into the L1.
547 * This means that we can replace L1 mappings later on if necessary
548 */
549 l1pagetable = kernel_l1pt.pv_pa;
550
551 /* Map the L2 pages tables in the L1 page table */
552 pmap_link_l2pt(l1pagetable, 0x00000000,
553 &kernel_pt_table[KERNEL_PT_SYS]);
554 for (loop = 0; loop < KERNEL_PT_KERNEL_NUM; loop++)
555 pmap_link_l2pt(l1pagetable, KERNEL_BASE + loop * 0x00400000,
556 &kernel_pt_table[KERNEL_PT_KERNEL + loop]);
557 pmap_link_l2pt(l1pagetable, IQ80310_IOPXS_VBASE,
558 &kernel_pt_table[KERNEL_PT_IOPXS]);
559 for (loop = 0; loop < KERNEL_PT_VMDATA_NUM; loop++)
560 pmap_link_l2pt(l1pagetable, KERNEL_VM_BASE + loop * 0x00400000,
561 &kernel_pt_table[KERNEL_PT_VMDATA + loop]);
562 pmap_link_l2pt(l1pagetable, PTE_BASE, &kernel_ptpt);
563
564 /* update the top of the kernel VM */
565 pmap_curmaxkvaddr =
566 KERNEL_VM_BASE + (KERNEL_PT_VMDATA_NUM * 0x00400000);
567
568 #ifdef VERBOSE_INIT_ARM
569 printf("Mapping kernel\n");
570 #endif
571
572 /* Now we fill in the L2 pagetable for the kernel static code/data */
573 {
574 extern char etext[], _end[];
575 size_t textsize = (uintptr_t) etext - KERNEL_TEXT_BASE;
576 size_t totalsize = (uintptr_t) _end - KERNEL_TEXT_BASE;
577 u_int logical;
578
579 textsize = (textsize + PGOFSET) & ~PGOFSET;
580 totalsize = (totalsize + PGOFSET) & ~PGOFSET;
581
582 logical = 0x00200000; /* offset of kernel in RAM */
583
584 logical += pmap_map_chunk(l1pagetable, KERNEL_BASE + logical,
585 physical_start + logical, textsize,
586 VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
587 logical += pmap_map_chunk(l1pagetable, KERNEL_BASE + logical,
588 physical_start + logical, totalsize - textsize,
589 VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
590 }
591
592 #ifdef VERBOSE_INIT_ARM
593 printf("Constructing L2 page tables\n");
594 #endif
595
596 /* Map the stack pages */
597 pmap_map_chunk(l1pagetable, irqstack.pv_va, irqstack.pv_pa,
598 IRQ_STACK_SIZE * NBPG, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
599 pmap_map_chunk(l1pagetable, abtstack.pv_va, abtstack.pv_pa,
600 ABT_STACK_SIZE * NBPG, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
601 pmap_map_chunk(l1pagetable, undstack.pv_va, undstack.pv_pa,
602 UND_STACK_SIZE * NBPG, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
603 pmap_map_chunk(l1pagetable, kernelstack.pv_va, kernelstack.pv_pa,
604 UPAGES * NBPG, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
605
606 pmap_map_chunk(l1pagetable, kernel_l1pt.pv_va, kernel_l1pt.pv_pa,
607 L1_TABLE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
608
609 /* Map the Mini-Data cache clean area. */
610 xscale_setup_minidata(l1pagetable, minidataclean.pv_va,
611 minidataclean.pv_pa);
612
613 /* Map the page table that maps the kernel pages */
614 pmap_map_entry(l1pagetable, kernel_ptpt.pv_va, kernel_ptpt.pv_pa,
615 VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
616
617 /*
618 * Map entries in the page table used to map PTE's
619 * Basically every kernel page table gets mapped here
620 */
621 /* The -2 is slightly bogus, it should be -log2(sizeof(pt_entry_t)) */
622 for (loop = 0; loop < KERNEL_PT_KERNEL_NUM; loop++) {
623 pmap_map_entry(l1pagetable,
624 PTE_BASE + ((KERNEL_BASE +
625 (loop * 0x00400000)) >> (PGSHIFT-2)),
626 kernel_pt_table[KERNEL_PT_KERNEL + loop].pv_pa,
627 VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
628 }
629 pmap_map_entry(l1pagetable,
630 PTE_BASE + (PTE_BASE >> (PGSHIFT-2)),
631 kernel_ptpt.pv_pa, VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
632 pmap_map_entry(l1pagetable,
633 PTE_BASE + (0x00000000 >> (PGSHIFT-2)),
634 kernel_pt_table[KERNEL_PT_SYS].pv_pa,
635 VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
636 for (loop = 0; loop < KERNEL_PT_VMDATA_NUM; loop++)
637 pmap_map_entry(l1pagetable,
638 PTE_BASE + ((KERNEL_VM_BASE +
639 (loop * 0x00400000)) >> (PGSHIFT-2)),
640 kernel_pt_table[KERNEL_PT_VMDATA + loop].pv_pa,
641 VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
642
643 /* Map the vector page. */
644 pmap_map_entry(l1pagetable, vector_page, systempage.pv_pa,
645 VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
646
647 /*
648 * Map devices we can map w/ section mappings.
649 */
650 loop = 0;
651 while (l1_sec_table[loop].size) {
652 vm_size_t sz;
653
654 #ifdef VERBOSE_INIT_ARM
655 printf("%08lx -> %08lx @ %08lx\n", l1_sec_table[loop].pa,
656 l1_sec_table[loop].pa + l1_sec_table[loop].size - 1,
657 l1_sec_table[loop].va);
658 #endif
659 for (sz = 0; sz < l1_sec_table[loop].size; sz += L1_S_SIZE)
660 pmap_map_section(l1pagetable,
661 l1_sec_table[loop].va + sz,
662 l1_sec_table[loop].pa + sz,
663 l1_sec_table[loop].prot,
664 l1_sec_table[loop].cache);
665 ++loop;
666 }
667
668 /*
669 * Map the PCI I/O spaces and i80312 registers. These are too
670 * small to be mapped w/ section mappings.
671 */
672 #ifdef VERBOSE_INIT_ARM
673 printf("Mapping PIOW 0x%08lx -> 0x%08lx @ 0x%08lx\n",
674 I80312_PCI_XLATE_PIOW_BASE,
675 I80312_PCI_XLATE_PIOW_BASE + I80312_PCI_XLATE_IOSIZE - 1,
676 IQ80310_PIOW_VBASE);
677 #endif
678 pmap_map_chunk(l1pagetable, IQ80310_PIOW_VBASE,
679 I80312_PCI_XLATE_PIOW_BASE, I80312_PCI_XLATE_IOSIZE,
680 VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
681
682 #ifdef VERBOSE_INIT_ARM
683 printf("Mapping SIOW 0x%08lx -> 0x%08lx @ 0x%08lx\n",
684 I80312_PCI_XLATE_SIOW_BASE,
685 I80312_PCI_XLATE_SIOW_BASE + I80312_PCI_XLATE_IOSIZE - 1,
686 IQ80310_SIOW_VBASE);
687 #endif
688 pmap_map_chunk(l1pagetable, IQ80310_SIOW_VBASE,
689 I80312_PCI_XLATE_SIOW_BASE, I80312_PCI_XLATE_IOSIZE,
690 VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
691
692 #ifdef VERBOSE_INIT_ARM
693 printf("Mapping 80312 0x%08lx -> 0x%08lx @ 0x%08lx\n",
694 I80312_PMMR_BASE,
695 I80312_PMMR_BASE + I80312_PMMR_SIZE - 1,
696 IQ80310_80312_VBASE);
697 #endif
698 pmap_map_chunk(l1pagetable, IQ80310_80312_VBASE,
699 I80312_PMMR_BASE, I80312_PMMR_SIZE,
700 VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE);
701
702 /*
703 * Give the XScale global cache clean code an appropriately
704 * sized chunk of unmapped VA space starting at 0xff000000
705 * (our device mappings end before this address).
706 */
707 xscale_cache_clean_addr = 0xff000000U;
708
709 /*
710 * Now we have the real page tables in place so we can switch to them.
711 * Once this is done we will be running with the REAL kernel page
712 * tables.
713 */
714
715 /*
716 * Update the physical_freestart/physical_freeend/free_pages
717 * variables.
718 */
719 {
720 extern char _end[];
721
722 physical_freestart = physical_start +
723 (((((uintptr_t) _end) + PGOFSET) & ~PGOFSET) -
724 KERNEL_BASE);
725 physical_freeend = physical_end;
726 free_pages = (physical_freeend - physical_freestart) / NBPG;
727 }
728
729 /* Switch tables */
730 #ifdef VERBOSE_INIT_ARM
731 printf("freestart = 0x%08lx, free_pages = %d (0x%x)\n",
732 physical_freestart, free_pages, free_pages);
733 printf("switching to new L1 page table @%#lx...", kernel_l1pt.pv_pa);
734 #endif
735 setttb(kernel_l1pt.pv_pa);
736 cpu_tlb_flushID();
737
738 #ifdef VERBOSE_INIT_ARM
739 printf("done!\n");
740 #endif
741
742 #ifdef VERBOSE_INIT_ARM
743 printf("bootstrap done.\n");
744 #endif
745
746 arm32_vector_init(ARM_VECTORS_LOW, ARM_VEC_ALL);
747
748 /*
749 * Pages were allocated during the secondary bootstrap for the
750 * stacks for different CPU modes.
751 * We must now set the r13 registers in the different CPU modes to
752 * point to these stacks.
753 * Since the ARM stacks use STMFD etc. we must set r13 to the top end
754 * of the stack memory.
755 */
756 printf("init subsystems: stacks ");
757
758 set_stackptr(PSR_IRQ32_MODE, irqstack.pv_va + IRQ_STACK_SIZE * NBPG);
759 set_stackptr(PSR_ABT32_MODE, abtstack.pv_va + ABT_STACK_SIZE * NBPG);
760 set_stackptr(PSR_UND32_MODE, undstack.pv_va + UND_STACK_SIZE * NBPG);
761
762 /*
763 * Well we should set a data abort handler.
764 * Once things get going this will change as we will need a proper
765 * handler.
766 * Until then we will use a handler that just panics but tells us
767 * why.
768 * Initialisation of the vectors will just panic on a data abort.
769 * This just fills in a slighly better one.
770 */
771 printf("vectors ");
772 data_abort_handler_address = (u_int)data_abort_handler;
773 prefetch_abort_handler_address = (u_int)prefetch_abort_handler;
774 undefined_handler_address = (u_int)undefinedinstruction_bounce;
775
776 /* Initialise the undefined instruction handlers */
777 printf("undefined ");
778 undefined_init();
779
780 /* Boot strap pmap telling it where the kernel page table is */
781 printf("pmap ");
782 pmap_bootstrap((pd_entry_t *)kernel_l1pt.pv_va, kernel_ptpt);
783
784 /* Setup the IRQ system */
785 printf("irq ");
786 iq80310_intr_init();
787 printf("done.\n");
788
789 #ifdef IPKDB
790 /* Initialise ipkdb */
791 ipkdb_init();
792 if (boothowto & RB_KDB)
793 ipkdb_connect(0);
794 #endif
795
796 #ifdef DDB
797 db_machine_init();
798
799 /* Firmware doesn't load symbols. */
800 ddb_init(0, NULL, NULL);
801
802 if (boothowto & RB_KDB)
803 Debugger();
804 #endif
805
806 /* We return the new stack pointer address */
807 return(kernelstack.pv_va + USPACE_SVC_STACK_TOP);
808 }
809
810 void
811 consinit(void)
812 {
813 static const bus_addr_t comcnaddrs[] = {
814 IQ80310_UART2, /* com0 (J9) */
815 IQ80310_UART1, /* com1 (J10) */
816 };
817 static int consinit_called;
818
819 if (consinit_called != 0)
820 return;
821
822 consinit_called = 1;
823
824 #if NCOM > 0
825 if (comcnattach(&obio_bs_tag, comcnaddrs[comcnunit], comcnspeed,
826 COM_FREQ, comcnmode))
827 panic("can't init serial console @%lx", comcnaddrs[comcnunit]);
828 #else
829 panic("serial console @%lx not configured", comcnaddrs[comcnunit]);
830 #endif
831 }
832