Home | History | Annotate | Line # | Download | only in iq80310
iq80310_pci.c revision 1.5
      1  1.5  thorpej /*	$NetBSD: iq80310_pci.c,v 1.5 2002/02/07 21:34:24 thorpej Exp $	*/
      2  1.1  thorpej 
      3  1.1  thorpej /*
      4  1.5  thorpej  * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
      5  1.1  thorpej  * All rights reserved.
      6  1.1  thorpej  *
      7  1.1  thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8  1.1  thorpej  *
      9  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     10  1.1  thorpej  * modification, are permitted provided that the following conditions
     11  1.1  thorpej  * are met:
     12  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     13  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     14  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     17  1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     18  1.1  thorpej  *    must display the following acknowledgement:
     19  1.1  thorpej  *	This product includes software developed for the NetBSD Project by
     20  1.1  thorpej  *	Wasabi Systems, Inc.
     21  1.1  thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22  1.1  thorpej  *    or promote products derived from this software without specific prior
     23  1.1  thorpej  *    written permission.
     24  1.1  thorpej  *
     25  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26  1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29  1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1  thorpej  */
     37  1.1  thorpej 
     38  1.1  thorpej /*
     39  1.1  thorpej  * IQ80310 PCI interrupt support, using he i80312 Companion I/O chip.
     40  1.1  thorpej  */
     41  1.1  thorpej 
     42  1.1  thorpej #include <sys/param.h>
     43  1.1  thorpej #include <sys/systm.h>
     44  1.1  thorpej #include <sys/device.h>
     45  1.1  thorpej 
     46  1.1  thorpej #include <machine/autoconf.h>
     47  1.1  thorpej #include <machine/bus.h>
     48  1.1  thorpej 
     49  1.1  thorpej #include <evbarm/iq80310/iq80310reg.h>
     50  1.1  thorpej #include <evbarm/iq80310/iq80310var.h>
     51  1.1  thorpej 
     52  1.1  thorpej #include <arm/xscale/i80312reg.h>
     53  1.1  thorpej #include <arm/xscale/i80312var.h>
     54  1.1  thorpej 
     55  1.1  thorpej #include <dev/pci/pcidevs.h>
     56  1.1  thorpej #include <dev/pci/ppbreg.h>
     57  1.1  thorpej 
     58  1.1  thorpej int	iq80310_pci_intr_map(struct pci_attach_args *, pci_intr_handle_t *);
     59  1.1  thorpej const char *iq80310_pci_intr_string(void *, pci_intr_handle_t);
     60  1.1  thorpej const struct evcnt *iq80310_pci_intr_evcnt(void *, pci_intr_handle_t);
     61  1.1  thorpej void	*iq80310_pci_intr_establish(void *, pci_intr_handle_t,
     62  1.1  thorpej 	    int, int (*func)(void *), void *);
     63  1.1  thorpej void	iq80310_pci_intr_disestablish(void *, void *);
     64  1.1  thorpej 
     65  1.1  thorpej void
     66  1.1  thorpej iq80310_pci_init(pci_chipset_tag_t pc, void *cookie)
     67  1.1  thorpej {
     68  1.1  thorpej 
     69  1.1  thorpej 	pc->pc_intr_v = cookie;		/* the i80312 softc */
     70  1.1  thorpej 	pc->pc_intr_map = iq80310_pci_intr_map;
     71  1.1  thorpej 	pc->pc_intr_string = iq80310_pci_intr_string;
     72  1.1  thorpej 	pc->pc_intr_evcnt = iq80310_pci_intr_evcnt;
     73  1.1  thorpej 	pc->pc_intr_establish = iq80310_pci_intr_establish;
     74  1.1  thorpej 	pc->pc_intr_disestablish = iq80310_pci_intr_disestablish;
     75  1.1  thorpej }
     76  1.1  thorpej 
     77  1.5  thorpej #if defined(IOP310_TEAMASA_NPWR)
     78  1.5  thorpej int
     79  1.5  thorpej iq80310_pci_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
     80  1.5  thorpej {
     81  1.5  thorpej 	struct i80312_softc *sc = pa->pa_pc->pc_intr_v;
     82  1.5  thorpej 	int sbus;
     83  1.5  thorpej 
     84  1.5  thorpej 	/*
     85  1.5  thorpej 	 * The Npwr routes #INTA of the on-board PCI devices directly
     86  1.5  thorpej 	 * through the CPLD.  There is no PCI-PCI bridge and no PCI
     87  1.5  thorpej 	 * slots on the Npwr.
     88  1.5  thorpej 	 *
     89  1.5  thorpej 	 * We also expect the devices to be on the Secondary side of
     90  1.5  thorpej 	 * the i80312.
     91  1.5  thorpej 	 */
     92  1.5  thorpej 
     93  1.5  thorpej 	reg = bus_space_read_4(sc->sc_st, sc->sc_ppb_sh, PPB_REG_BUSINFO);
     94  1.5  thorpej 	sbus = PPB_BUSINFO_SECONDARY(reg);
     95  1.5  thorpej 
     96  1.5  thorpej 	if (pa->pa_bus != pbus) {
     97  1.5  thorpej 		printf("iq80310_pci_intr_map: %d/%d/%d not on Secondary bus\n",
     98  1.5  thorpej 		    pa->pa_bus, pa->pa_device, pa->pa_function);
     99  1.5  thorpej 		return (1);
    100  1.5  thorpej 	}
    101  1.5  thorpej 
    102  1.5  thorpej 	switch (pa->pa_device) {
    103  1.5  thorpej 	case 0:		/* LSI 53c1010 SCSI */
    104  1.5  thorpej 		*ihp = XINT3_IRQ(2);
    105  1.5  thorpej 		break;
    106  1.5  thorpej 	case 1:		/* Intel i82544GC Gig-E #1 */
    107  1.5  thorpej 		*ihp = XINT3_IRQ(1);
    108  1.5  thorpej 		break;
    109  1.5  thorpej 	case 2:		/* Intel i82544GC Gig-E #2 */
    110  1.5  thorpej 		*ihp = XINT3_IRQ(4);
    111  1.5  thorpej 		break;
    112  1.5  thorpej 	default:
    113  1.5  thorpej 		printf("iq80310_pci_intr_map: no mapping for %d/%d/%d\n",
    114  1.5  thorpej 		    pa->pa_bus, pa->pa_device, pa->pa_function);
    115  1.5  thorpej 		return (1);
    116  1.5  thorpej 	}
    117  1.5  thorpej 
    118  1.5  thorpej 	return (0);
    119  1.5  thorpej }
    120  1.5  thorpej #else /* Default to stock IQ80310 */
    121  1.1  thorpej int
    122  1.1  thorpej iq80310_pci_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    123  1.1  thorpej {
    124  1.1  thorpej 	struct i80312_softc *sc = pa->pa_pc->pc_intr_v;
    125  1.1  thorpej 	pcitag_t tag;
    126  1.1  thorpej 	pcireg_t reg;
    127  1.1  thorpej 	int sbus, pbus;
    128  1.1  thorpej 
    129  1.1  thorpej 	/*
    130  1.1  thorpej 	 * Mapping of PCI interrupts on the IQ80310 is pretty easy; there
    131  1.1  thorpej 	 * is a single interrupt line for all PCI devices on pre-F boards,
    132  1.1  thorpej 	 * and an interrupt line for each INTx# signal on F and later boards.
    133  1.1  thorpej 	 *
    134  1.1  thorpej 	 * The only exception is the on-board Ethernet; this devices has
    135  1.1  thorpej 	 * its own dedicated interrupt line.  The location of this device
    136  1.1  thorpej 	 * looks like this:
    137  1.1  thorpej 	 *
    138  1.1  thorpej 	 *	80312 Secondary -> PPB at dev #7 -> i82559 at dev #0
    139  1.1  thorpej 	 *
    140  1.1  thorpej 	 * In order to determine if we're mapping the interrupt for the
    141  1.1  thorpej 	 * on-board Ethernet, we must read the Secondary Bus # of the
    142  1.1  thorpej 	 * i80312, then use that to read the Secondary Bus # of the
    143  1.1  thorpej 	 * 21154 PPB.  At that point, we know that b/d/f of the i82559,
    144  1.1  thorpej 	 * and can determine if we're looking at that device.
    145  1.1  thorpej 	 */
    146  1.1  thorpej 
    147  1.1  thorpej 	reg = bus_space_read_4(sc->sc_st, sc->sc_ppb_sh, PPB_REG_BUSINFO);
    148  1.2  thorpej 	pbus = PPB_BUSINFO_PRIMARY(reg);
    149  1.2  thorpej 	sbus = PPB_BUSINFO_SECONDARY(reg);
    150  1.1  thorpej 
    151  1.1  thorpej 	/*
    152  1.1  thorpej 	 * XXX We don't know how to map interrupts on the Primary
    153  1.1  thorpej 	 * XXX PCI bus right now.
    154  1.1  thorpej 	 */
    155  1.1  thorpej 	if (pa->pa_bus == pbus) {
    156  1.1  thorpej 		printf("iq80310_pci_intr_map: can't map interrupts on "
    157  1.1  thorpej 		    "Primary bus\n");
    158  1.1  thorpej 		return (1);
    159  1.1  thorpej 	}
    160  1.1  thorpej 
    161  1.1  thorpej 	tag = pci_make_tag(pa->pa_pc, sbus, 7, 0);
    162  1.1  thorpej 
    163  1.1  thorpej 	/* Make sure the PPB is there. */
    164  1.1  thorpej 	reg = pci_conf_read(pa->pa_pc, tag, PCI_ID_REG);
    165  1.1  thorpej 	if (PCI_VENDOR(reg) == PCI_VENDOR_INVALID ||
    166  1.1  thorpej 	    PCI_VENDOR(reg) == 0) {
    167  1.1  thorpej 		/*
    168  1.1  thorpej 		 * That's odd... no PPB there?  Oh well, issue a warning
    169  1.1  thorpej 		 * and continue on.
    170  1.1  thorpej 		 */
    171  1.1  thorpej 		printf("iq80310_pci_intr_map: PPB not found at %d/%d/%d ??\n",
    172  1.1  thorpej 		    sbus, 7, 0);
    173  1.1  thorpej 		goto pinmap;
    174  1.1  thorpej 	}
    175  1.1  thorpej 
    176  1.1  thorpej 	/* Make sure the device that's there is a PPB. */
    177  1.1  thorpej 	reg = pci_conf_read(pa->pa_pc, tag, PCI_CLASS_REG);
    178  1.1  thorpej 	if (PCI_CLASS(reg) != PCI_CLASS_BRIDGE ||
    179  1.1  thorpej 	    PCI_SUBCLASS(reg) != PCI_SUBCLASS_BRIDGE_PCI) {
    180  1.1  thorpej 		/*
    181  1.1  thorpej 		 * That's odd... the device that's there isn't a PPB.
    182  1.1  thorpej 		 * Oh well, issue a warning and continue on.
    183  1.1  thorpej 		 */
    184  1.1  thorpej 		printf("iq80310_pci_intr_map: %d/%d/%d isn't a PPB ??\n",
    185  1.1  thorpej 		    sbus, 7, 0);
    186  1.1  thorpej 		goto pinmap;
    187  1.1  thorpej 	}
    188  1.1  thorpej 
    189  1.1  thorpej 	/* Now read the PPB's secondary bus number. */
    190  1.1  thorpej 	reg = pci_conf_read(pa->pa_pc, tag, PPB_REG_BUSINFO);
    191  1.2  thorpej 	sbus = PPB_BUSINFO_SECONDARY(reg);
    192  1.1  thorpej 
    193  1.1  thorpej 	if (pa->pa_bus == sbus && pa->pa_device == 0 &&
    194  1.1  thorpej 	    pa->pa_function == 0) {
    195  1.1  thorpej 		/* On-board i82559 Ethernet! */
    196  1.1  thorpej 		*ihp = XINT3_IRQ(XINT3_ETHERNET);
    197  1.1  thorpej 		return (0);
    198  1.1  thorpej 	}
    199  1.1  thorpej 
    200  1.1  thorpej  pinmap:
    201  1.1  thorpej 	if (pa->pa_intrpin == 0) {
    202  1.1  thorpej 		/* No IRQ used. */
    203  1.1  thorpej 		return (1);
    204  1.1  thorpej 	}
    205  1.1  thorpej 	if (pa->pa_intrpin > 4) {
    206  1.1  thorpej 		printf("iq80310_pci_intr_map: bad interrupt pin %d\n",
    207  1.1  thorpej 		    pa->pa_intrpin);
    208  1.1  thorpej 		return (1);
    209  1.1  thorpej 	}
    210  1.1  thorpej 
    211  1.1  thorpej 	/* INTD# is always in XINT3. */
    212  1.1  thorpej 	if (pa->pa_intrpin == 4) {
    213  1.1  thorpej 		*ihp = XINT3_IRQ(XINT3_SINTD);
    214  1.1  thorpej 		return (0);
    215  1.1  thorpej 	}
    216  1.1  thorpej 
    217  1.1  thorpej 	/* On pre-F boards, ALL of them are on XINT3. */
    218  1.1  thorpej 	if (/*pre-F*/0)
    219  1.1  thorpej 		*ihp = XINT3_IRQ(XINT3_SINTD);
    220  1.1  thorpej 	else
    221  1.1  thorpej 		*ihp = XINT0_IRQ(pa->pa_intrpin - 1);
    222  1.1  thorpej 
    223  1.1  thorpej 	return (0);
    224  1.1  thorpej }
    225  1.5  thorpej #endif /* list of IQ80310-based designs */
    226  1.1  thorpej 
    227  1.1  thorpej const char *
    228  1.1  thorpej iq80310_pci_intr_string(void *v, pci_intr_handle_t ih)
    229  1.1  thorpej {
    230  1.4  thorpej 	static char irqstr[IRQNAMESIZE];
    231  1.1  thorpej 
    232  1.3  thorpej 	sprintf(irqstr, "iq80310 irq %ld", ih);
    233  1.1  thorpej 	return (irqstr);
    234  1.1  thorpej }
    235  1.1  thorpej 
    236  1.1  thorpej const struct evcnt *
    237  1.1  thorpej iq80310_pci_intr_evcnt(void *v, pci_intr_handle_t ih)
    238  1.1  thorpej {
    239  1.1  thorpej 
    240  1.1  thorpej 	/* XXX For now. */
    241  1.1  thorpej 	return (NULL);
    242  1.1  thorpej }
    243  1.1  thorpej 
    244  1.1  thorpej void *
    245  1.1  thorpej iq80310_pci_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
    246  1.1  thorpej     int (*func)(void *), void *arg)
    247  1.1  thorpej {
    248  1.1  thorpej 
    249  1.1  thorpej 	return (iq80310_intr_establish(ih, ipl, func, arg));
    250  1.1  thorpej }
    251  1.1  thorpej 
    252  1.1  thorpej void
    253  1.1  thorpej iq80310_pci_intr_disestablish(void *v, void *cookie)
    254  1.1  thorpej {
    255  1.1  thorpej 
    256  1.1  thorpej 	iq80310_intr_disestablish(cookie);
    257  1.1  thorpej }
    258