iq80310_pci.c revision 1.7.16.3 1 1.7.16.3 skrll /* $NetBSD: iq80310_pci.c,v 1.7.16.3 2004/09/21 13:14:48 skrll Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.5 thorpej * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej /*
39 1.1 thorpej * IQ80310 PCI interrupt support, using he i80312 Companion I/O chip.
40 1.1 thorpej */
41 1.1 thorpej
42 1.7.16.1 skrll #include <sys/cdefs.h>
43 1.7.16.3 skrll __KERNEL_RCSID(0, "$NetBSD: iq80310_pci.c,v 1.7.16.3 2004/09/21 13:14:48 skrll Exp $");
44 1.7.16.1 skrll
45 1.1 thorpej #include <sys/param.h>
46 1.1 thorpej #include <sys/systm.h>
47 1.1 thorpej #include <sys/device.h>
48 1.1 thorpej
49 1.1 thorpej #include <machine/autoconf.h>
50 1.1 thorpej #include <machine/bus.h>
51 1.1 thorpej
52 1.1 thorpej #include <evbarm/iq80310/iq80310reg.h>
53 1.1 thorpej #include <evbarm/iq80310/iq80310var.h>
54 1.1 thorpej
55 1.1 thorpej #include <arm/xscale/i80312reg.h>
56 1.1 thorpej #include <arm/xscale/i80312var.h>
57 1.1 thorpej
58 1.1 thorpej #include <dev/pci/pcidevs.h>
59 1.1 thorpej #include <dev/pci/ppbreg.h>
60 1.1 thorpej
61 1.1 thorpej int iq80310_pci_intr_map(struct pci_attach_args *, pci_intr_handle_t *);
62 1.1 thorpej const char *iq80310_pci_intr_string(void *, pci_intr_handle_t);
63 1.1 thorpej const struct evcnt *iq80310_pci_intr_evcnt(void *, pci_intr_handle_t);
64 1.1 thorpej void *iq80310_pci_intr_establish(void *, pci_intr_handle_t,
65 1.1 thorpej int, int (*func)(void *), void *);
66 1.1 thorpej void iq80310_pci_intr_disestablish(void *, void *);
67 1.1 thorpej
68 1.1 thorpej void
69 1.1 thorpej iq80310_pci_init(pci_chipset_tag_t pc, void *cookie)
70 1.1 thorpej {
71 1.1 thorpej
72 1.1 thorpej pc->pc_intr_v = cookie; /* the i80312 softc */
73 1.1 thorpej pc->pc_intr_map = iq80310_pci_intr_map;
74 1.1 thorpej pc->pc_intr_string = iq80310_pci_intr_string;
75 1.1 thorpej pc->pc_intr_evcnt = iq80310_pci_intr_evcnt;
76 1.1 thorpej pc->pc_intr_establish = iq80310_pci_intr_establish;
77 1.1 thorpej pc->pc_intr_disestablish = iq80310_pci_intr_disestablish;
78 1.1 thorpej }
79 1.1 thorpej
80 1.5 thorpej #if defined(IOP310_TEAMASA_NPWR)
81 1.5 thorpej int
82 1.5 thorpej iq80310_pci_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
83 1.5 thorpej {
84 1.5 thorpej struct i80312_softc *sc = pa->pa_pc->pc_intr_v;
85 1.6 briggs pcireg_t reg;
86 1.5 thorpej int sbus;
87 1.5 thorpej
88 1.5 thorpej /*
89 1.5 thorpej * The Npwr routes #INTA of the on-board PCI devices directly
90 1.5 thorpej * through the CPLD. There is no PCI-PCI bridge and no PCI
91 1.5 thorpej * slots on the Npwr.
92 1.5 thorpej *
93 1.5 thorpej * We also expect the devices to be on the Secondary side of
94 1.5 thorpej * the i80312.
95 1.5 thorpej */
96 1.5 thorpej
97 1.5 thorpej reg = bus_space_read_4(sc->sc_st, sc->sc_ppb_sh, PPB_REG_BUSINFO);
98 1.5 thorpej sbus = PPB_BUSINFO_SECONDARY(reg);
99 1.5 thorpej
100 1.6 briggs if (pa->pa_bus != sbus) {
101 1.5 thorpej printf("iq80310_pci_intr_map: %d/%d/%d not on Secondary bus\n",
102 1.5 thorpej pa->pa_bus, pa->pa_device, pa->pa_function);
103 1.5 thorpej return (1);
104 1.5 thorpej }
105 1.5 thorpej
106 1.5 thorpej switch (pa->pa_device) {
107 1.7 briggs case 5: /* LSI 53c1010 SCSI */
108 1.5 thorpej *ihp = XINT3_IRQ(2);
109 1.5 thorpej break;
110 1.7 briggs case 6: /* Intel i82544GC Gig-E #1 */
111 1.5 thorpej *ihp = XINT3_IRQ(1);
112 1.5 thorpej break;
113 1.7 briggs case 7: /* Intel i82544GC Gig-E #2 */
114 1.5 thorpej *ihp = XINT3_IRQ(4);
115 1.5 thorpej break;
116 1.5 thorpej default:
117 1.5 thorpej printf("iq80310_pci_intr_map: no mapping for %d/%d/%d\n",
118 1.5 thorpej pa->pa_bus, pa->pa_device, pa->pa_function);
119 1.5 thorpej return (1);
120 1.5 thorpej }
121 1.5 thorpej
122 1.5 thorpej return (0);
123 1.5 thorpej }
124 1.5 thorpej #else /* Default to stock IQ80310 */
125 1.1 thorpej int
126 1.1 thorpej iq80310_pci_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
127 1.1 thorpej {
128 1.1 thorpej struct i80312_softc *sc = pa->pa_pc->pc_intr_v;
129 1.1 thorpej pcitag_t tag;
130 1.1 thorpej pcireg_t reg;
131 1.1 thorpej int sbus, pbus;
132 1.1 thorpej
133 1.1 thorpej /*
134 1.1 thorpej * Mapping of PCI interrupts on the IQ80310 is pretty easy; there
135 1.1 thorpej * is a single interrupt line for all PCI devices on pre-F boards,
136 1.1 thorpej * and an interrupt line for each INTx# signal on F and later boards.
137 1.1 thorpej *
138 1.1 thorpej * The only exception is the on-board Ethernet; this devices has
139 1.1 thorpej * its own dedicated interrupt line. The location of this device
140 1.1 thorpej * looks like this:
141 1.1 thorpej *
142 1.1 thorpej * 80312 Secondary -> PPB at dev #7 -> i82559 at dev #0
143 1.1 thorpej *
144 1.1 thorpej * In order to determine if we're mapping the interrupt for the
145 1.1 thorpej * on-board Ethernet, we must read the Secondary Bus # of the
146 1.1 thorpej * i80312, then use that to read the Secondary Bus # of the
147 1.1 thorpej * 21154 PPB. At that point, we know that b/d/f of the i82559,
148 1.1 thorpej * and can determine if we're looking at that device.
149 1.1 thorpej */
150 1.1 thorpej
151 1.1 thorpej reg = bus_space_read_4(sc->sc_st, sc->sc_ppb_sh, PPB_REG_BUSINFO);
152 1.2 thorpej pbus = PPB_BUSINFO_PRIMARY(reg);
153 1.2 thorpej sbus = PPB_BUSINFO_SECONDARY(reg);
154 1.1 thorpej
155 1.1 thorpej /*
156 1.1 thorpej * XXX We don't know how to map interrupts on the Primary
157 1.1 thorpej * XXX PCI bus right now.
158 1.1 thorpej */
159 1.1 thorpej if (pa->pa_bus == pbus) {
160 1.1 thorpej printf("iq80310_pci_intr_map: can't map interrupts on "
161 1.1 thorpej "Primary bus\n");
162 1.1 thorpej return (1);
163 1.1 thorpej }
164 1.1 thorpej
165 1.1 thorpej tag = pci_make_tag(pa->pa_pc, sbus, 7, 0);
166 1.1 thorpej
167 1.1 thorpej /* Make sure the PPB is there. */
168 1.1 thorpej reg = pci_conf_read(pa->pa_pc, tag, PCI_ID_REG);
169 1.1 thorpej if (PCI_VENDOR(reg) == PCI_VENDOR_INVALID ||
170 1.1 thorpej PCI_VENDOR(reg) == 0) {
171 1.1 thorpej /*
172 1.1 thorpej * That's odd... no PPB there? Oh well, issue a warning
173 1.1 thorpej * and continue on.
174 1.1 thorpej */
175 1.1 thorpej printf("iq80310_pci_intr_map: PPB not found at %d/%d/%d ??\n",
176 1.1 thorpej sbus, 7, 0);
177 1.1 thorpej goto pinmap;
178 1.1 thorpej }
179 1.1 thorpej
180 1.1 thorpej /* Make sure the device that's there is a PPB. */
181 1.1 thorpej reg = pci_conf_read(pa->pa_pc, tag, PCI_CLASS_REG);
182 1.1 thorpej if (PCI_CLASS(reg) != PCI_CLASS_BRIDGE ||
183 1.1 thorpej PCI_SUBCLASS(reg) != PCI_SUBCLASS_BRIDGE_PCI) {
184 1.1 thorpej /*
185 1.1 thorpej * That's odd... the device that's there isn't a PPB.
186 1.1 thorpej * Oh well, issue a warning and continue on.
187 1.1 thorpej */
188 1.1 thorpej printf("iq80310_pci_intr_map: %d/%d/%d isn't a PPB ??\n",
189 1.1 thorpej sbus, 7, 0);
190 1.1 thorpej goto pinmap;
191 1.1 thorpej }
192 1.1 thorpej
193 1.1 thorpej /* Now read the PPB's secondary bus number. */
194 1.1 thorpej reg = pci_conf_read(pa->pa_pc, tag, PPB_REG_BUSINFO);
195 1.2 thorpej sbus = PPB_BUSINFO_SECONDARY(reg);
196 1.1 thorpej
197 1.1 thorpej if (pa->pa_bus == sbus && pa->pa_device == 0 &&
198 1.1 thorpej pa->pa_function == 0) {
199 1.1 thorpej /* On-board i82559 Ethernet! */
200 1.1 thorpej *ihp = XINT3_IRQ(XINT3_ETHERNET);
201 1.1 thorpej return (0);
202 1.1 thorpej }
203 1.1 thorpej
204 1.1 thorpej pinmap:
205 1.1 thorpej if (pa->pa_intrpin == 0) {
206 1.1 thorpej /* No IRQ used. */
207 1.1 thorpej return (1);
208 1.1 thorpej }
209 1.1 thorpej if (pa->pa_intrpin > 4) {
210 1.1 thorpej printf("iq80310_pci_intr_map: bad interrupt pin %d\n",
211 1.1 thorpej pa->pa_intrpin);
212 1.1 thorpej return (1);
213 1.1 thorpej }
214 1.1 thorpej
215 1.1 thorpej /* INTD# is always in XINT3. */
216 1.1 thorpej if (pa->pa_intrpin == 4) {
217 1.1 thorpej *ihp = XINT3_IRQ(XINT3_SINTD);
218 1.1 thorpej return (0);
219 1.1 thorpej }
220 1.1 thorpej
221 1.1 thorpej /* On pre-F boards, ALL of them are on XINT3. */
222 1.1 thorpej if (/*pre-F*/0)
223 1.1 thorpej *ihp = XINT3_IRQ(XINT3_SINTD);
224 1.1 thorpej else
225 1.1 thorpej *ihp = XINT0_IRQ(pa->pa_intrpin - 1);
226 1.1 thorpej
227 1.1 thorpej return (0);
228 1.1 thorpej }
229 1.5 thorpej #endif /* list of IQ80310-based designs */
230 1.1 thorpej
231 1.1 thorpej const char *
232 1.1 thorpej iq80310_pci_intr_string(void *v, pci_intr_handle_t ih)
233 1.1 thorpej {
234 1.4 thorpej static char irqstr[IRQNAMESIZE];
235 1.1 thorpej
236 1.3 thorpej sprintf(irqstr, "iq80310 irq %ld", ih);
237 1.1 thorpej return (irqstr);
238 1.1 thorpej }
239 1.1 thorpej
240 1.1 thorpej const struct evcnt *
241 1.1 thorpej iq80310_pci_intr_evcnt(void *v, pci_intr_handle_t ih)
242 1.1 thorpej {
243 1.1 thorpej
244 1.1 thorpej /* XXX For now. */
245 1.1 thorpej return (NULL);
246 1.1 thorpej }
247 1.1 thorpej
248 1.1 thorpej void *
249 1.1 thorpej iq80310_pci_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
250 1.1 thorpej int (*func)(void *), void *arg)
251 1.1 thorpej {
252 1.1 thorpej
253 1.1 thorpej return (iq80310_intr_establish(ih, ipl, func, arg));
254 1.1 thorpej }
255 1.1 thorpej
256 1.1 thorpej void
257 1.1 thorpej iq80310_pci_intr_disestablish(void *v, void *cookie)
258 1.1 thorpej {
259 1.1 thorpej
260 1.1 thorpej iq80310_intr_disestablish(cookie);
261 1.1 thorpej }
262