Home | History | Annotate | Line # | Download | only in iq80310
iq80310reg.h revision 1.6.122.1
      1  1.6.122.1  jdolecek /*	$NetBSD: iq80310reg.h,v 1.6.122.1 2017/12/03 11:36:05 jdolecek Exp $	*/
      2        1.1   thorpej 
      3        1.1   thorpej /*
      4        1.1   thorpej  * Copyright (c) 2001 Wasabi Systems, Inc.
      5        1.1   thorpej  * All rights reserved.
      6        1.1   thorpej  *
      7        1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8        1.1   thorpej  *
      9        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10        1.1   thorpej  * modification, are permitted provided that the following conditions
     11        1.1   thorpej  * are met:
     12        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13        1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17        1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18        1.1   thorpej  *    must display the following acknowledgement:
     19        1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20        1.1   thorpej  *	Wasabi Systems, Inc.
     21        1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22        1.1   thorpej  *    or promote products derived from this software without specific prior
     23        1.1   thorpej  *    written permission.
     24        1.1   thorpej  *
     25        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26        1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27        1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28        1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29        1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30        1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31        1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32        1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33        1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34        1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35        1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36        1.1   thorpej  */
     37        1.1   thorpej 
     38        1.1   thorpej #ifndef _IQ80310REG_H_
     39        1.1   thorpej #define	_IQ80310REG_H_
     40        1.1   thorpej 
     41        1.1   thorpej /*
     42        1.1   thorpej  * Memory map and register definitions for the Intel IQ80310
     43        1.1   thorpej  * Evaluation Board.
     44        1.1   thorpej  */
     45        1.1   thorpej 
     46        1.1   thorpej /*
     47        1.1   thorpej  * The memory map of the IQ80310 looks like so:
     48        1.1   thorpej  *
     49        1.1   thorpej  *           ------------------------------
     50        1.1   thorpej  *		On-board devices
     51        1.1   thorpej  *		Flash Bank 0
     52        1.1   thorpej  * FE80 0000 ------------------------------
     53        1.1   thorpej  *		DRAM
     54        1.1   thorpej  * A000 0000 ------------------------------
     55        1.1   thorpej  *		Reserved
     56        1.1   thorpej  * 9002 0000 ------------------------------
     57        1.1   thorpej  *		ATU Outbound Transaction
     58        1.1   thorpej  *		    Windows
     59        1.1   thorpej  * 8000 0000 ------------------------------
     60        1.1   thorpej  *		ATU Outbound Direct
     61        1.1   thorpej  *		    Addressing Windows
     62        1.1   thorpej  * 0080 0000 ------------------------------
     63        1.1   thorpej  *		Flash Bank 1
     64        1.1   thorpej  * 0000 2000 ------------------------------
     65        1.1   thorpej  *		Reserved
     66        1.1   thorpej  * 0000 1900 ------------------------------
     67        1.1   thorpej  *		Peripheral Memory Mapped
     68        1.1   thorpej  *		    Registers
     69        1.1   thorpej  * 0000 1000 ------------------------------
     70        1.1   thorpej  *		Initialization Boot Code
     71        1.1   thorpej  *		    from Flash Bank 1
     72        1.1   thorpej  * 0000 0000 ------------------------------
     73        1.1   thorpej  */
     74        1.2   thorpej 
     75        1.2   thorpej /*
     76        1.2   thorpej  * We map the CPLD registers VA==PA, so we go ahead and cheat
     77        1.2   thorpej  * with register access.
     78        1.2   thorpej  */
     79        1.6     perry #define	CPLD_READ(x)		*((volatile uint8_t *)(x))
     80        1.6     perry #define	CPLD_WRITE(x, v)	*((volatile uint8_t *)(x)) = (v)
     81        1.1   thorpej 
     82        1.3   thorpej /*
     83        1.3   thorpej  * We allocate a page table for VA 0xfe400000 (4MB) and map the i80312
     84  1.6.122.1  jdolecek  * PCI I/O space (2 * 64L) and i80312 registers (4K) there.
     85        1.3   thorpej  */
     86        1.3   thorpej #define	IQ80310_IOPXS_VBASE	0xfe400000UL
     87        1.3   thorpej #define	IQ80310_PIOW_VBASE	IQ80310_IOPXS_VBASE
     88        1.3   thorpej #define	IQ80310_SIOW_VBASE	(IQ80310_PIOW_VBASE + I80312_PCI_XLATE_IOSIZE)
     89        1.3   thorpej #define	IQ80310_80312_VBASE	(IQ80310_SIOW_VBASE + I80312_PCI_XLATE_IOSIZE)
     90        1.3   thorpej 
     91        1.3   thorpej /*
     92        1.3   thorpej  * The IQ80310 on-board devices are mapped VA==PA during bootstrap.
     93        1.3   thorpej  * Conveniently, the size of the on-board register space is 1 section
     94        1.3   thorpej  * mapping.
     95        1.3   thorpej  */
     96        1.1   thorpej #define	IQ80310_OBIO_BASE	0xfe800000UL
     97        1.3   thorpej #define	IQ80310_OBIO_SIZE	0x00100000UL	/* 1MB */
     98        1.1   thorpej 
     99        1.1   thorpej #define	IQ80310_UART1		0xfe800000UL	/* XR 16550 */
    100        1.1   thorpej 
    101        1.1   thorpej #define	IQ80310_UART2		0xfe810000UL	/* XR 16550 */
    102        1.1   thorpej 
    103        1.1   thorpej #define	IQ80310_XINT3_STATUS	0xfe820000UL
    104        1.1   thorpej #define	XINT3_TIMER		0		/* CPLD timer */
    105        1.1   thorpej #define	XINT3_ETHERNET		1		/* on-board i82559 */
    106        1.1   thorpej #define	XINT3_UART1		2		/* 16550 #1 */
    107        1.1   thorpej #define	XINT3_UART2		3		/* 16550 #2 */
    108        1.1   thorpej #define	XINT3_SINTD		4		/* INTD# */
    109        1.1   thorpej #define	XINT3_BIT(x)		(1U << (x))
    110        1.1   thorpej 
    111        1.1   thorpej #define	IQ80310_BOARD_REV	0xfe830000UL	/* rev F and later (??) */
    112        1.1   thorpej #define	BOARD_REV(x)		(((x) & 0xf) + '@')
    113        1.1   thorpej 
    114        1.1   thorpej #define	IQ80310_CPLD_REV	0xfe840000UL
    115        1.1   thorpej #define	CPLD_REV(x)		(((x) & 0xf) + '@')
    116        1.1   thorpej 
    117        1.1   thorpej #define	IQ80310_7SEG_MSB	0xfe840000UL
    118        1.1   thorpej #define	IQ80310_7SEG_LSB	0xfe850000UL
    119        1.1   thorpej 
    120        1.1   thorpej #define	IQ80310_XINT0_STATUS	0xfe850000UL	/* rev F and later */
    121        1.1   thorpej #define	XINT0_SINTA		0		/* INTA# */
    122        1.1   thorpej #define	XINT0_SINTB		1		/* INTB# */
    123        1.1   thorpej #define	XINT0_SINTC		2		/* INTC# */
    124        1.1   thorpej #define	XINT0_BIT(x)		(1U << (x))
    125        1.1   thorpej 
    126        1.1   thorpej #define	IQ80310_XINT_MASK	0xfe860000UL
    127        1.1   thorpej 	/* See XINT_STATUS bits: 0 == int enabled, 1 == int disabled */
    128        1.1   thorpej 
    129        1.1   thorpej #define	IQ80310_BACKPLANE_DET	0xfe870000UL
    130        1.1   thorpej 
    131        1.1   thorpej #define	IQ80310_TIMER_LA0	0xfe880000UL
    132        1.1   thorpej 
    133        1.1   thorpej #define	IQ80310_TIMER_LA1	0xfe890000UL
    134        1.1   thorpej 
    135        1.1   thorpej #define	IQ80310_TIMER_LA2	0xfe8a0000UL
    136        1.1   thorpej 
    137        1.1   thorpej #define	IQ80310_TIMER_LA3	0xfe8b0000UL
    138        1.1   thorpej 
    139        1.1   thorpej #define	IQ80310_TIMER_ENABLE	0xfe8c0000UL
    140        1.1   thorpej #define	TIMER_ENABLE_EN		(1U << 0)	/* enable counter */
    141        1.1   thorpej #define	TIMER_ENABLE_INTEN	(1U << 1)	/* enable interrupt */
    142        1.1   thorpej 
    143        1.1   thorpej #define	IQ80310_ROT_SWITCH	0xfe8d0000UL
    144        1.1   thorpej 
    145        1.1   thorpej #define	IQ80310_JTAG		0xfe8e0000UL
    146        1.1   thorpej 
    147        1.1   thorpej #define	IQ80310_BATTERY_STAT	0xfe8f0000UL
    148        1.1   thorpej #define	BATTERY_STAT_PRES	(1U << 0)
    149        1.1   thorpej #define	BATTERY_STAT_CHRG	(1U << 1)
    150        1.1   thorpej #define	BATTERY_STAT_DISCHRG	(1U << 2)
    151        1.1   thorpej #define	BATTERY_STAT_PWRDELAY	(1U << 3)	/* rev F and later */
    152        1.1   thorpej 
    153        1.1   thorpej #endif /* _IQ80310REG_H_ */
    154