Home | History | Annotate | Line # | Download | only in iq80321
i80321_mainbus.c revision 1.14.12.1
      1  1.14.12.1     yamt /*	$NetBSD: i80321_mainbus.c,v 1.14.12.1 2006/06/21 14:50:47 yamt Exp $	*/
      2        1.1  thorpej 
      3        1.1  thorpej /*
      4        1.1  thorpej  * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
      5        1.1  thorpej  * All rights reserved.
      6        1.1  thorpej  *
      7        1.1  thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8        1.1  thorpej  *
      9        1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     10        1.1  thorpej  * modification, are permitted provided that the following conditions
     11        1.1  thorpej  * are met:
     12        1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     13        1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     14        1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     16        1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     17        1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     18        1.1  thorpej  *    must display the following acknowledgement:
     19        1.1  thorpej  *	This product includes software developed for the NetBSD Project by
     20        1.1  thorpej  *	Wasabi Systems, Inc.
     21        1.1  thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22        1.1  thorpej  *    or promote products derived from this software without specific prior
     23        1.1  thorpej  *    written permission.
     24        1.1  thorpej  *
     25        1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26        1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27        1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28        1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29        1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30        1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31        1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32        1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33        1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34        1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35        1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36        1.1  thorpej  */
     37        1.1  thorpej 
     38        1.1  thorpej /*
     39        1.1  thorpej  * IQ80321 front-end for the i80321 I/O Processor.  We take care
     40        1.1  thorpej  * of setting up the i80321 memory map, PCI interrupt routing, etc.,
     41        1.1  thorpej  * which are all specific to the board the i80321 is wired up to.
     42        1.1  thorpej  */
     43       1.10    lukem 
     44       1.10    lukem #include <sys/cdefs.h>
     45  1.14.12.1     yamt __KERNEL_RCSID(0, "$NetBSD: i80321_mainbus.c,v 1.14.12.1 2006/06/21 14:50:47 yamt Exp $");
     46        1.1  thorpej 
     47        1.1  thorpej #include <sys/param.h>
     48        1.1  thorpej #include <sys/systm.h>
     49        1.1  thorpej #include <sys/device.h>
     50        1.1  thorpej 
     51        1.1  thorpej #include <machine/autoconf.h>
     52        1.1  thorpej #include <machine/bus.h>
     53        1.1  thorpej 
     54        1.1  thorpej #include <evbarm/iq80321/iq80321reg.h>
     55        1.1  thorpej #include <evbarm/iq80321/iq80321var.h>
     56        1.1  thorpej 
     57        1.1  thorpej #include <arm/xscale/i80321reg.h>
     58        1.1  thorpej #include <arm/xscale/i80321var.h>
     59        1.1  thorpej 
     60        1.1  thorpej #include <dev/pci/pcireg.h>
     61        1.1  thorpej #include <dev/pci/pcidevs.h>
     62        1.1  thorpej 
     63        1.1  thorpej int	i80321_mainbus_match(struct device *, struct cfdata *, void *);
     64        1.1  thorpej void	i80321_mainbus_attach(struct device *, struct device *, void *);
     65        1.1  thorpej 
     66        1.5  thorpej CFATTACH_DECL(iopxs_mainbus, sizeof(struct i80321_softc),
     67        1.6  thorpej     i80321_mainbus_match, i80321_mainbus_attach, NULL, NULL);
     68        1.1  thorpej 
     69        1.1  thorpej /* There can be only one. */
     70        1.1  thorpej int	i80321_mainbus_found;
     71        1.1  thorpej 
     72        1.1  thorpej int
     73        1.1  thorpej i80321_mainbus_match(struct device *parent, struct cfdata *cf, void *aux)
     74        1.1  thorpej {
     75        1.1  thorpej #if 0
     76        1.1  thorpej 	struct mainbus_attach_args *ma = aux;
     77        1.1  thorpej #endif
     78        1.1  thorpej 
     79        1.1  thorpej 	if (i80321_mainbus_found)
     80        1.1  thorpej 		return (0);
     81        1.1  thorpej 
     82        1.1  thorpej #if 1
     83        1.1  thorpej 	/* XXX Shoot arch/arm/mainbus in the head. */
     84        1.1  thorpej 	return (1);
     85        1.1  thorpej #else
     86        1.2  thorpej 	if (strcmp(cf->cf_name, ma->ma_name) == 0)
     87        1.1  thorpej 		return (1);
     88        1.1  thorpej 
     89        1.1  thorpej 	return (0);
     90        1.1  thorpej #endif
     91        1.1  thorpej }
     92        1.1  thorpej 
     93        1.1  thorpej void
     94        1.1  thorpej i80321_mainbus_attach(struct device *parent, struct device *self, void *aux)
     95        1.1  thorpej {
     96        1.1  thorpej 	struct i80321_softc *sc = (void *) self;
     97       1.11   briggs 	pcireg_t b0u, b0l, b1u, b1l;
     98        1.1  thorpej 	paddr_t memstart;
     99        1.1  thorpej 	psize_t memsize;
    100        1.1  thorpej 
    101        1.1  thorpej 	i80321_mainbus_found = 1;
    102        1.1  thorpej 
    103        1.1  thorpej 	/*
    104        1.1  thorpej 	 * Fill in the space tag for the i80321's own devices,
    105        1.1  thorpej 	 * and hand-craft the space handle for it (the device
    106        1.1  thorpej 	 * was mapped during early bootstrap).
    107        1.1  thorpej 	 */
    108        1.1  thorpej 	i80321_bs_init(&i80321_bs_tag, sc);
    109        1.1  thorpej 	sc->sc_st = &i80321_bs_tag;
    110        1.1  thorpej 	sc->sc_sh = IQ80321_80321_VBASE;
    111        1.1  thorpej 
    112        1.1  thorpej 	/*
    113        1.1  thorpej 	 * Slice off a subregion for the Memory Controller -- we need it
    114        1.1  thorpej 	 * here in order read the memory size.
    115        1.1  thorpej 	 */
    116        1.1  thorpej 	if (bus_space_subregion(sc->sc_st, sc->sc_sh, VERDE_MCU_BASE,
    117        1.1  thorpej 	    VERDE_MCU_SIZE, &sc->sc_mcu_sh))
    118        1.3   provos 		panic("%s: unable to subregion MCU registers",
    119        1.1  thorpej 		    sc->sc_dev.dv_xname);
    120        1.1  thorpej 
    121       1.11   briggs 	if (bus_space_subregion(sc->sc_st, sc->sc_sh, VERDE_ATU_BASE,
    122       1.11   briggs 	    VERDE_ATU_SIZE, &sc->sc_atu_sh))
    123       1.11   briggs 		panic("%s: unable to subregion ATU registers",
    124       1.11   briggs 		    sc->sc_dev.dv_xname);
    125       1.11   briggs 
    126        1.1  thorpej 	/*
    127       1.14   simonb 	 * We have mapped the PCI I/O windows in the early bootstrap phase.
    128        1.1  thorpej 	 */
    129        1.1  thorpej 	sc->sc_iow_vaddr = IQ80321_IOW_VBASE;
    130        1.1  thorpej 
    131       1.11   briggs 	/*
    132       1.11   briggs 	 * Check the configuration of the ATU to see if another BIOS
    133       1.13      abs 	 * has configured us.  If a PC BIOS didn't configure us, then:
    134       1.12   briggs 	 * 	IQ80321: BAR0 00000000.0000000c BAR1 is 00000000.8000000c.
    135       1.12   briggs 	 * 	IQ31244: BAR0 00000000.00000004 BAR1 is 00000000.0000000c.
    136       1.12   briggs 	 * If a BIOS has configured us, at least one of those should be
    137       1.12   briggs 	 * different.  This is pretty fragile, but it's not clear what
    138       1.12   briggs 	 * would work better.
    139       1.11   briggs 	 */
    140       1.11   briggs 	b0l = bus_space_read_4(sc->sc_st, sc->sc_atu_sh, PCI_MAPREG_START+0x0);
    141       1.11   briggs 	b0u = bus_space_read_4(sc->sc_st, sc->sc_atu_sh, PCI_MAPREG_START+0x4);
    142       1.11   briggs 	b1l = bus_space_read_4(sc->sc_st, sc->sc_atu_sh, PCI_MAPREG_START+0x8);
    143       1.11   briggs 	b1u = bus_space_read_4(sc->sc_st, sc->sc_atu_sh, PCI_MAPREG_START+0xc);
    144       1.12   briggs 	b0l &= PCI_MAPREG_MEM_ADDR_MASK;
    145       1.12   briggs 	b0u &= PCI_MAPREG_MEM_ADDR_MASK;
    146       1.12   briggs 	b1l &= PCI_MAPREG_MEM_ADDR_MASK;
    147       1.12   briggs 	b1u &= PCI_MAPREG_MEM_ADDR_MASK;
    148       1.11   briggs 
    149       1.12   briggs 	if ((b0u != b1u) || (b0l != 0) || ((b1l & ~0x80000000U) != 0))
    150       1.11   briggs 		sc->sc_is_host = 0;
    151       1.11   briggs 	else
    152       1.11   briggs 		sc->sc_is_host = 1;
    153        1.1  thorpej 
    154        1.9  thorpej 	aprint_naive(": i80321 I/O Processor\n");
    155        1.9  thorpej 	aprint_normal(": i80321 I/O Processor, acting as PCI %s\n",
    156        1.1  thorpej 	    sc->sc_is_host ? "host" : "slave");
    157        1.1  thorpej 
    158        1.1  thorpej 	i80321_sdram_bounds(sc->sc_st, sc->sc_mcu_sh, &memstart, &memsize);
    159        1.1  thorpej 
    160        1.1  thorpej 	/*
    161        1.1  thorpej 	 * We set up the Inbound Windows as follows:
    162        1.1  thorpej 	 *
    163        1.1  thorpej 	 *	0	Access to i80321 PMMRs
    164        1.1  thorpej 	 *
    165        1.1  thorpej 	 *	1	Reserve space for private devices
    166        1.1  thorpej 	 *
    167       1.11   briggs 	 *	2	RAM access
    168        1.1  thorpej 	 *
    169       1.11   briggs 	 *	3	Unused.
    170        1.1  thorpej 	 *
    171        1.1  thorpej 	 * This chunk needs to be customized for each IOP321 application.
    172        1.1  thorpej 	 */
    173        1.1  thorpej #if 0
    174        1.1  thorpej 	sc->sc_iwin[0].iwin_base_lo = VERDE_PMMR_BASE;
    175        1.1  thorpej 	sc->sc_iwin[0].iwin_base_hi = 0;
    176        1.1  thorpej 	sc->sc_iwin[0].iwin_xlate = VERDE_PMMR_BASE;
    177        1.1  thorpej 	sc->sc_iwin[0].iwin_size = VERDE_PMMR_SIZE;
    178        1.1  thorpej #endif
    179        1.1  thorpej 
    180        1.1  thorpej 	if (sc->sc_is_host) {
    181        1.1  thorpej 		/* Map PCI:Local 1:1. */
    182        1.1  thorpej 		sc->sc_iwin[1].iwin_base_lo = VERDE_OUT_XLATE_MEM_WIN0_BASE |
    183        1.1  thorpej 		    PCI_MAPREG_MEM_PREFETCHABLE_MASK |
    184        1.1  thorpej 		    PCI_MAPREG_MEM_TYPE_64BIT;
    185        1.1  thorpej 		sc->sc_iwin[1].iwin_base_hi = 0;
    186        1.1  thorpej 	} else {
    187       1.11   briggs 		sc->sc_iwin[1].iwin_base_lo = 0;
    188       1.11   briggs 		sc->sc_iwin[1].iwin_base_hi = 0;
    189        1.1  thorpej 	}
    190       1.11   briggs 	sc->sc_iwin[1].iwin_xlate = VERDE_OUT_XLATE_MEM_WIN0_BASE;
    191       1.11   briggs 	sc->sc_iwin[1].iwin_size = VERDE_OUT_XLATE_MEM_WIN_SIZE;
    192        1.1  thorpej 
    193        1.1  thorpej 	if (sc->sc_is_host) {
    194        1.8   briggs 		sc->sc_iwin[2].iwin_base_lo = memstart |
    195        1.1  thorpej 		    PCI_MAPREG_MEM_PREFETCHABLE_MASK |
    196        1.1  thorpej 		    PCI_MAPREG_MEM_TYPE_64BIT;
    197        1.8   briggs 		sc->sc_iwin[2].iwin_base_hi = 0;
    198        1.1  thorpej 	} else {
    199       1.11   briggs 		sc->sc_iwin[2].iwin_base_lo = 0;
    200       1.11   briggs 		sc->sc_iwin[2].iwin_base_hi = 0;
    201        1.1  thorpej 	}
    202       1.11   briggs 	sc->sc_iwin[2].iwin_xlate = memstart;
    203       1.11   briggs 	sc->sc_iwin[2].iwin_size = memsize;
    204        1.8   briggs 
    205       1.11   briggs 	if (sc->sc_is_host) {
    206       1.11   briggs 		sc->sc_iwin[3].iwin_base_lo = 0 |
    207       1.11   briggs 		    PCI_MAPREG_MEM_PREFETCHABLE_MASK |
    208       1.11   briggs 		    PCI_MAPREG_MEM_TYPE_64BIT;
    209       1.11   briggs 	} else {
    210       1.11   briggs 		sc->sc_iwin[3].iwin_base_lo = 0;
    211       1.11   briggs 	}
    212        1.8   briggs 	sc->sc_iwin[3].iwin_base_hi = 0;
    213        1.8   briggs 	sc->sc_iwin[3].iwin_xlate = 0;
    214        1.8   briggs 	sc->sc_iwin[3].iwin_size = 0;
    215        1.1  thorpej 
    216        1.1  thorpej 	/*
    217        1.1  thorpej 	 * We set up the Outbound Windows as follows:
    218        1.1  thorpej 	 *
    219        1.1  thorpej 	 *	0	Access to private PCI space.
    220        1.1  thorpej 	 *
    221        1.1  thorpej 	 *	1	Unused.
    222        1.1  thorpej 	 */
    223        1.1  thorpej 	sc->sc_owin[0].owin_xlate_lo =
    224        1.1  thorpej 	    PCI_MAPREG_MEM_ADDR(sc->sc_iwin[1].iwin_base_lo);
    225        1.1  thorpej 	sc->sc_owin[0].owin_xlate_hi = sc->sc_iwin[1].iwin_base_hi;
    226        1.1  thorpej 
    227        1.1  thorpej 	/*
    228        1.1  thorpej 	 * Set the Secondary Outbound I/O window to map
    229        1.1  thorpej 	 * to PCI address 0 for all 64K of the I/O space.
    230        1.1  thorpej 	 */
    231        1.1  thorpej 	sc->sc_ioout_xlate = 0;
    232  1.14.12.1     yamt 	sc->sc_ioout_xlate_offset = 0x1000;
    233        1.1  thorpej 
    234        1.1  thorpej 	/*
    235        1.1  thorpej 	 * Initialize the interrupt part of our PCI chipset tag.
    236        1.1  thorpej 	 */
    237        1.1  thorpej 	iq80321_pci_init(&sc->sc_pci_chipset, sc);
    238        1.1  thorpej 
    239        1.1  thorpej 	i80321_attach(sc);
    240        1.1  thorpej }
    241