Home | History | Annotate | Line # | Download | only in ixm1200
ixm1200_machdep.c revision 1.68
      1  1.68       mrg /*	$NetBSD: ixm1200_machdep.c,v 1.68 2023/08/03 08:16:31 mrg Exp $ */
      2  1.22       igy 
      3   1.1    ichiro /*
      4  1.12       igy  * Copyright (c) 2002, 2003
      5   1.1    ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      6   1.1    ichiro  * All rights reserved.
      7   1.1    ichiro  *
      8   1.1    ichiro  * Redistribution and use in source and binary forms, with or without
      9   1.1    ichiro  * modification, are permitted provided that the following conditions
     10   1.1    ichiro  * are met:
     11   1.1    ichiro  * 1. Redistributions of source code must retain the above copyright
     12   1.1    ichiro  *    notice, this list of conditions and the following disclaimer.
     13   1.1    ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1    ichiro  *    notice, this list of conditions and the following disclaimer in the
     15   1.1    ichiro  *    documentation and/or other materials provided with the distribution.
     16   1.1    ichiro  *
     17   1.1    ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     18   1.1    ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19   1.1    ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20   1.1    ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     21   1.1    ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22   1.1    ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23   1.1    ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24   1.1    ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25   1.1    ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26   1.1    ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27   1.1    ichiro  * SUCH DAMAGE.
     28   1.1    ichiro  */
     29   1.1    ichiro /*
     30   1.1    ichiro  * Copyright (c) 1997,1998 Mark Brinicombe.
     31   1.1    ichiro  * Copyright (c) 1997,1998 Causality Limited.
     32   1.1    ichiro  * All rights reserved.
     33   1.1    ichiro  *
     34   1.1    ichiro  * Redistribution and use in source and binary forms, with or without
     35   1.1    ichiro  * modification, are permitted provided that the following conditions
     36   1.1    ichiro  * are met:
     37   1.1    ichiro  * 1. Redistributions of source code must retain the above copyright
     38   1.1    ichiro  *    notice, this list of conditions and the following disclaimer.
     39   1.1    ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     40   1.1    ichiro  *    notice, this list of conditions and the following disclaimer in the
     41   1.1    ichiro  *    documentation and/or other materials provided with the distribution.
     42   1.1    ichiro  * 3. All advertising materials mentioning features or use of this software
     43   1.1    ichiro  *    must display the following acknowledgement:
     44   1.1    ichiro  *      This product includes software developed by Mark Brinicombe
     45   1.1    ichiro  *      for the NetBSD Project.
     46   1.1    ichiro  * 4. The name of the company nor the name of the author may be used to
     47   1.1    ichiro  *    endorse or promote products derived from this software without specific
     48   1.1    ichiro  *    prior written permission.
     49   1.1    ichiro  *
     50   1.1    ichiro  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     51   1.1    ichiro  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     52   1.1    ichiro  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     53   1.1    ichiro  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     54   1.1    ichiro  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     55   1.1    ichiro  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     56   1.1    ichiro  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     57   1.1    ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     58   1.1    ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     59   1.1    ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     60   1.1    ichiro  * SUCH DAMAGE.
     61   1.1    ichiro  */
     62  1.13       igy 
     63  1.13       igy #include <sys/cdefs.h>
     64  1.68       mrg __KERNEL_RCSID(0, "$NetBSD: ixm1200_machdep.c,v 1.68 2023/08/03 08:16:31 mrg Exp $");
     65   1.1    ichiro 
     66  1.59     skrll #include "opt_arm_debug.h"
     67  1.60     skrll #include "opt_console.h"
     68   1.1    ichiro #include "opt_ddb.h"
     69  1.38       apb #include "opt_modular.h"
     70   1.1    ichiro 
     71   1.1    ichiro #include <sys/param.h>
     72   1.1    ichiro #include <sys/device.h>
     73   1.1    ichiro #include <sys/systm.h>
     74   1.1    ichiro #include <sys/kernel.h>
     75   1.1    ichiro #include <sys/exec.h>
     76   1.1    ichiro #include <sys/proc.h>
     77   1.1    ichiro #include <sys/msgbuf.h>
     78   1.1    ichiro #include <sys/reboot.h>
     79   1.1    ichiro #include <sys/termios.h>
     80  1.15     ragge #include <sys/ksyms.h>
     81  1.54      matt #include <sys/bus.h>
     82  1.54      matt #include <sys/cpu.h>
     83   1.1    ichiro 
     84  1.14   thorpej #include <uvm/uvm_extern.h>
     85  1.14   thorpej 
     86   1.1    ichiro #include <dev/cons.h>
     87   1.1    ichiro 
     88  1.15     ragge #include "ksyms.h"
     89  1.15     ragge 
     90  1.36        ad #if NKSYMS || defined(DDB) || defined(MODULAR)
     91   1.1    ichiro #include <machine/db_machdep.h>
     92   1.1    ichiro #include <ddb/db_sym.h>
     93   1.1    ichiro #include <ddb/db_extern.h>
     94   1.1    ichiro #include <sys/exec_elf.h>
     95   1.1    ichiro #endif
     96   1.1    ichiro 
     97   1.1    ichiro #include <machine/bootconfig.h>
     98  1.54      matt #include <arm/locore.h>
     99   1.1    ichiro #include <arm/undefined.h>
    100   1.1    ichiro 
    101   1.1    ichiro #include <arm/arm32/machdep.h>
    102   1.1    ichiro 
    103   1.1    ichiro #include <arm/ixp12x0/ixp12x0reg.h>
    104   1.1    ichiro #include <arm/ixp12x0/ixp12x0var.h>
    105   1.1    ichiro #include <arm/ixp12x0/ixp12x0_comreg.h>
    106   1.1    ichiro #include <arm/ixp12x0/ixp12x0_comvar.h>
    107   1.1    ichiro #include <arm/ixp12x0/ixp12x0_pcireg.h>
    108   1.1    ichiro 
    109   1.1    ichiro #include <evbarm/ixm1200/ixm1200reg.h>
    110   1.1    ichiro #include <evbarm/ixm1200/ixm1200var.h>
    111   1.1    ichiro 
    112   1.1    ichiro /* XXX for consinit related hacks */
    113   1.1    ichiro #include <sys/conf.h>
    114   1.1    ichiro 
    115   1.1    ichiro void ixp12x0_reset(void) __attribute__((noreturn));
    116  1.20   thorpej 
    117  1.20   thorpej /* Kernel text starts 2MB in from the bottom of the kernel address space. */
    118  1.20   thorpej #define	KERNEL_TEXT_BASE	(KERNEL_BASE + 0x00200000)
    119  1.24   thorpej #define	KERNEL_VM_BASE		(KERNEL_BASE + 0x01000000)
    120  1.25   thorpej 
    121  1.25   thorpej /*
    122  1.25   thorpej  * The range 0xc1000000 - 0xccffffff is available for kernel VM space
    123  1.25   thorpej  * Core-logic registers and I/O mappings occupy 0xfd000000 - 0xffffffff
    124  1.25   thorpej  */
    125  1.25   thorpej #define KERNEL_VM_SIZE		0x0C000000
    126   1.1    ichiro 
    127   1.1    ichiro /*
    128   1.1    ichiro  * Address to call from cpu_reset() to reset the machine.
    129  1.48       wiz  * This is machine architecture dependent as it varies depending
    130   1.1    ichiro  * on where the ROM appears when you turn the MMU off.
    131   1.1    ichiro  */
    132   1.1    ichiro 
    133   1.1    ichiro /*
    134   1.1    ichiro  * Define the default console speed for the board.
    135   1.1    ichiro  */
    136   1.1    ichiro #ifndef CONMODE
    137   1.1    ichiro #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB)) | CS8) /* 8N1 */
    138   1.1    ichiro #endif
    139   1.1    ichiro #ifndef CONSPEED
    140   1.1    ichiro #define CONSPEED B38400
    141   1.1    ichiro #endif
    142   1.1    ichiro #ifndef CONADDR
    143   1.1    ichiro #define CONADDR IXPCOM_UART_BASE
    144   1.1    ichiro #endif
    145   1.1    ichiro 
    146   1.1    ichiro BootConfig bootconfig;          /* Boot config storage */
    147   1.1    ichiro char *boot_args = NULL;
    148   1.1    ichiro char *boot_file = NULL;
    149   1.1    ichiro 
    150  1.56      matt vaddr_t physical_start;
    151  1.56      matt vaddr_t physical_freestart;
    152  1.56      matt vaddr_t physical_freeend;
    153  1.56      matt vaddr_t physical_end;
    154   1.1    ichiro u_int free_pages;
    155   1.1    ichiro 
    156   1.1    ichiro /*int debug_flags;*/
    157   1.1    ichiro #ifndef PMAP_STATIC_L1S
    158   1.1    ichiro int max_processes = 64;                 /* Default number */
    159   1.1    ichiro #endif  /* !PMAP_STATIC_L1S */
    160   1.1    ichiro 
    161  1.56      matt paddr_t msgbufphys;
    162   1.1    ichiro 
    163   1.1    ichiro extern int end;
    164   1.1    ichiro 
    165   1.1    ichiro #define KERNEL_PT_SYS		0	/* Page table for mapping proc0 zero page */
    166   1.1    ichiro #define KERNEL_PT_KERNEL	1	/* Page table for mapping kernel */
    167  1.64     skrll #define KERNEL_PT_KERNEL_NUM	2
    168   1.1    ichiro #define KERNEL_PT_IO		(KERNEL_PT_KERNEL + KERNEL_PT_KERNEL_NUM)
    169   1.1    ichiro 					/* Page table for mapping IO */
    170   1.1    ichiro #define KERNEL_PT_VMDATA	(KERNEL_PT_IO + 1)
    171   1.1    ichiro 					/* Page tables for mapping kernel VM */
    172   1.1    ichiro #define KERNEL_PT_VMDATA_NUM	4	/* start with 16MB of KVM */
    173   1.1    ichiro #define NUM_KERNEL_PTS		(KERNEL_PT_VMDATA + KERNEL_PT_VMDATA_NUM)
    174   1.1    ichiro 
    175   1.1    ichiro pv_addr_t kernel_pt_table[NUM_KERNEL_PTS];
    176   1.1    ichiro 
    177   1.1    ichiro #ifdef CPU_IXP12X0
    178   1.1    ichiro #define CPU_IXP12X0_CACHE_CLEAN_SIZE (0x4000 * 2)
    179   1.1    ichiro extern unsigned int ixp12x0_cache_clean_addr;
    180   1.1    ichiro extern unsigned int ixp12x0_cache_clean_size;
    181   1.1    ichiro static vaddr_t ixp12x0_cc_base;
    182   1.1    ichiro #endif  /* CPU_IXP12X0 */
    183   1.1    ichiro 
    184   1.1    ichiro /* Prototypes */
    185   1.1    ichiro 
    186  1.39       dsl void consinit(void);
    187  1.39       dsl u_int cpu_get_control(void);
    188   1.1    ichiro 
    189   1.1    ichiro void ixdp_ixp12x0_cc_setup(void);
    190   1.1    ichiro 
    191   1.1    ichiro /*
    192   1.1    ichiro  * void cpu_reboot(int howto, char *bootstr)
    193   1.1    ichiro  *
    194   1.1    ichiro  * Reboots the system
    195   1.1    ichiro  *
    196   1.1    ichiro  * Deal with any syncing, unmounting, dumping and shutdown hooks,
    197   1.1    ichiro  * then reset the CPU.
    198   1.1    ichiro  */
    199   1.1    ichiro 
    200   1.1    ichiro void
    201  1.40       dsl cpu_reboot(int howto, char *bootstr)
    202   1.1    ichiro {
    203   1.1    ichiro 	/*
    204   1.1    ichiro 	 * If we are still cold then hit the air brakes
    205   1.1    ichiro 	 * and crash to earth fast
    206   1.1    ichiro 	 */
    207   1.1    ichiro 	if (cold) {
    208   1.1    ichiro 		doshutdownhooks();
    209  1.35    dyoung 		pmf_system_shutdown(boothowto);
    210   1.1    ichiro 		printf("Halted while still in the ICE age.\n");
    211   1.1    ichiro 		printf("The operating system has halted.\n");
    212   1.1    ichiro 		printf("Please press any key to reboot.\n\n");
    213   1.1    ichiro 		cngetc();
    214   1.1    ichiro 		printf("rebooting...\n");
    215   1.1    ichiro 		ixp12x0_reset();
    216   1.1    ichiro 	}
    217   1.1    ichiro 
    218   1.1    ichiro 	/* Disable console buffering */
    219   1.1    ichiro 	cnpollc(1);
    220   1.1    ichiro 
    221   1.1    ichiro 	/*
    222   1.1    ichiro 	 * If RB_NOSYNC was not specified sync the discs.
    223   1.1    ichiro 	 * Note: Unless cold is set to 1 here, syslogd will die during the unmount.
    224   1.1    ichiro 	 * It looks like syslogd is getting woken up only to find that it cannot
    225   1.1    ichiro 	 * page part of the binary in as the filesystem has been unmounted.
    226   1.1    ichiro 	 */
    227   1.1    ichiro 	if (!(howto & RB_NOSYNC))
    228   1.1    ichiro 		bootsync();
    229   1.1    ichiro 
    230   1.1    ichiro 	/* Say NO to interrupts */
    231   1.1    ichiro 	splhigh();
    232   1.1    ichiro 
    233   1.1    ichiro 	/* Do a dump if requested. */
    234   1.1    ichiro 	if ((howto & (RB_DUMP | RB_HALT)) == RB_DUMP)
    235   1.1    ichiro 		dumpsys();
    236   1.1    ichiro 
    237   1.1    ichiro 	/* Run any shutdown hooks */
    238   1.1    ichiro 	doshutdownhooks();
    239   1.1    ichiro 
    240  1.35    dyoung 	pmf_system_shutdown(boothowto);
    241  1.35    dyoung 
    242   1.1    ichiro 	/* Make sure IRQ's are disabled */
    243   1.1    ichiro 	IRQdisable;
    244   1.1    ichiro 
    245   1.1    ichiro 	if (howto & RB_HALT) {
    246   1.1    ichiro 		printf("The operating system has halted.\n");
    247   1.1    ichiro 		printf("Please press any key to reboot.\n\n");
    248   1.1    ichiro 		cngetc();
    249   1.1    ichiro 	}
    250   1.1    ichiro 
    251   1.1    ichiro 	printf("rebooting...\n");
    252   1.1    ichiro 
    253   1.1    ichiro 	/* all interrupts are disabled */
    254   1.1    ichiro 	disable_interrupts(I32_bit);
    255   1.1    ichiro 
    256   1.1    ichiro 	ixp12x0_reset();
    257   1.1    ichiro 
    258   1.1    ichiro 	/* ...and if that didn't work, just croak. */
    259   1.1    ichiro 	printf("RESET FAILED!\n");
    260   1.1    ichiro 	for (;;);
    261   1.1    ichiro }
    262   1.1    ichiro 
    263  1.26       igy /* Static device mappings. */
    264  1.26       igy static const struct pmap_devmap ixm1200_devmap[] = {
    265  1.26       igy 	/* StrongARM System and Peripheral Registers */
    266  1.67     skrll 	DEVMAP_ENTRY(
    267  1.26       igy 		IXP12X0_SYS_VBASE,
    268  1.26       igy 		IXP12X0_SYS_HWBASE,
    269  1.67     skrll 		IXP12X0_SYS_SIZE
    270  1.67     skrll 	),
    271  1.26       igy 	/* PCI Registers Accessible Through StrongARM Core */
    272  1.67     skrll 	DEVMAP_ENTRY(
    273  1.26       igy 		IXP12X0_PCI_VBASE, IXP12X0_PCI_HWBASE,
    274  1.67     skrll 		IXP12X0_PCI_SIZE
    275  1.67     skrll 	),
    276  1.26       igy 	/* PCI Registers Accessible Through I/O Cycle Access */
    277  1.67     skrll 	DEVMAP_ENTRY(
    278  1.26       igy 		IXP12X0_PCI_IO_VBASE, IXP12X0_PCI_IO_HWBASE,
    279  1.67     skrll 		IXP12X0_PCI_IO_SIZE
    280  1.67     skrll 	),
    281  1.26       igy 	/* PCI Type0 Configuration Space */
    282  1.67     skrll 	DEVMAP_ENTRY(
    283  1.26       igy 		IXP12X0_PCI_TYPE0_VBASE, IXP12X0_PCI_TYPE0_HWBASE,
    284  1.67     skrll 		IXP12X0_PCI_TYPE0_SIZE
    285  1.67     skrll 	),
    286  1.26       igy 	/* PCI Type1 Configuration Space */
    287  1.67     skrll 	DEVMAP_ENTRY(
    288  1.26       igy 		IXP12X0_PCI_TYPE1_VBASE, IXP12X0_PCI_TYPE1_HWBASE,
    289  1.67     skrll 		IXP12X0_PCI_TYPE1_SIZE
    290  1.67     skrll 	),
    291  1.67     skrll 	DEVMAP_ENTRY_END
    292  1.26       igy };
    293  1.26       igy 
    294   1.1    ichiro /*
    295   1.1    ichiro  * Initial entry point on startup. This gets called before main() is
    296   1.1    ichiro  * entered.
    297   1.1    ichiro  * It should be responsible for setting up everything that must be
    298   1.1    ichiro  * in place when main is called.
    299   1.1    ichiro  * This includes
    300   1.1    ichiro  *   Taking a copy of the boot configuration structure.
    301   1.1    ichiro  *   Initialising the physical console so characters can be printed.
    302   1.1    ichiro  *   Setting up page tables for the kernel
    303   1.1    ichiro  *   Relocating the kernel to the bottom of physical memory
    304   1.1    ichiro  */
    305  1.63     skrll vaddr_t
    306   1.1    ichiro initarm(void *arg)
    307   1.1    ichiro {
    308   1.1    ichiro         int loop;
    309   1.1    ichiro 	int loop1;
    310   1.1    ichiro 	u_int kerneldatasize, symbolsize;
    311   1.1    ichiro 	vaddr_t l1pagetable;
    312   1.1    ichiro 	vaddr_t freemempos;
    313  1.36        ad #if NKSYMS || defined(DDB) || defined(MODULAR)
    314   1.1    ichiro         Elf_Shdr *sh;
    315   1.1    ichiro #endif
    316   1.1    ichiro 
    317  1.51      matt 	cpu_reset_address = ixp12x0_reset;
    318  1.51      matt 
    319   1.1    ichiro         /*
    320   1.1    ichiro          * Since we map v0xf0000000 == p0x90000000, it's possible for
    321   1.1    ichiro          * us to initialize the console now.
    322   1.1    ichiro          */
    323   1.1    ichiro 	consinit();
    324   1.1    ichiro 
    325  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    326   1.1    ichiro 	/* Talk to the user */
    327   1.1    ichiro 	printf("\nNetBSD/evbarm (IXM1200) booting ...\n");
    328  1.23   thorpej #endif
    329   1.1    ichiro 
    330   1.1    ichiro 	/*
    331   1.1    ichiro 	 * Heads up ... Setup the CPU / MMU / TLB functions
    332   1.1    ichiro 	 */
    333   1.1    ichiro 	if (set_cpufuncs())
    334  1.28       wiz 		panic("CPU not recognized!");
    335   1.1    ichiro 
    336   1.1    ichiro 	/* XXX overwrite bootconfig to hardcoded values */
    337   1.1    ichiro 	bootconfig.dram[0].address = 0xc0000000;
    338  1.14   thorpej 	bootconfig.dram[0].pages   = 0x10000000 / PAGE_SIZE; /* SDRAM 256MB */
    339   1.1    ichiro 	bootconfig.dramblocks = 1;
    340   1.1    ichiro 
    341  1.53     skrll 	kerneldatasize = (uint32_t)&end - (uint32_t)KERNEL_TEXT_BASE;
    342   1.1    ichiro 
    343   1.1    ichiro 	symbolsize = 0;
    344  1.10    ichiro 
    345  1.36        ad #if NKSYMS || defined(DDB) || defined(MODULAR)
    346   1.1    ichiro         if (! memcmp(&end, "\177ELF", 4)) {
    347  1.68       mrg /*
    348  1.68       mrg  * XXXGCC12.
    349  1.68       mrg  * This accesses beyond what "int end" technically supplies.
    350  1.68       mrg  */
    351  1.68       mrg #pragma GCC push_options
    352  1.68       mrg #pragma GCC diagnostic ignored "-Warray-bounds"
    353   1.1    ichiro                 sh = (Elf_Shdr *)((char *)&end + ((Elf_Ehdr *)&end)->e_shoff);
    354  1.68       mrg #pragma GCC pop_options
    355   1.1    ichiro                 loop = ((Elf_Ehdr *)&end)->e_shnum;
    356   1.1    ichiro                 for(; loop; loop--, sh++)
    357   1.1    ichiro                         if (sh->sh_offset > 0 &&
    358   1.1    ichiro                             (sh->sh_offset + sh->sh_size) > symbolsize)
    359   1.1    ichiro                                 symbolsize = sh->sh_offset + sh->sh_size;
    360   1.1    ichiro         }
    361   1.1    ichiro #endif
    362  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    363   1.1    ichiro 	printf("kernsize=0x%x\n", kerneldatasize);
    364  1.23   thorpej #endif
    365   1.1    ichiro 	kerneldatasize += symbolsize;
    366  1.14   thorpej 	kerneldatasize = ((kerneldatasize - 1) & ~(PAGE_SIZE * 4 - 1)) + PAGE_SIZE * 8;
    367   1.1    ichiro 
    368   1.1    ichiro 	/*
    369  1.66    andvar 	 * Set up the variables that define the availability of physical
    370   1.1    ichiro 	 * memory
    371   1.1    ichiro 	 */
    372   1.1    ichiro 	physical_start = bootconfig.dram[0].address;
    373  1.14   thorpej 	physical_end = physical_start + (bootconfig.dram[0].pages * PAGE_SIZE);
    374   1.1    ichiro 
    375   1.1    ichiro 	physical_freestart = physical_start
    376   1.1    ichiro 		+ (KERNEL_TEXT_BASE - KERNEL_BASE) + kerneldatasize;
    377   1.1    ichiro 	physical_freeend = physical_end;
    378   1.1    ichiro 
    379  1.14   thorpej 	physmem = (physical_end - physical_start) / PAGE_SIZE;
    380   1.1    ichiro 
    381   1.1    ichiro 	freemempos = 0xc0000000;
    382   1.1    ichiro 
    383   1.1    ichiro #ifdef VERBOSE_INIT_ARM
    384   1.1    ichiro 	printf("Allocating page tables\n");
    385   1.1    ichiro #endif
    386  1.14   thorpej 	free_pages = (physical_freeend - physical_freestart) / PAGE_SIZE;
    387   1.1    ichiro 
    388   1.1    ichiro #ifdef VERBOSE_INIT_ARM
    389   1.1    ichiro 	printf("CP15 Register1 = 0x%08x\n", cpu_get_control());
    390   1.1    ichiro 	printf("freestart = 0x%08lx, free_pages = %d (0x%08x)\n",
    391   1.1    ichiro 		physical_freestart, free_pages, free_pages);
    392   1.1    ichiro 	printf("physical_start = 0x%08lx, physical_end = 0x%08lx\n",
    393   1.1    ichiro 		physical_start, physical_end);
    394   1.1    ichiro #endif
    395   1.1    ichiro 
    396   1.1    ichiro 	/* Define a macro to simplify memory allocation */
    397   1.1    ichiro #define valloc_pages(var, np)			\
    398   1.1    ichiro 	alloc_pages((var).pv_pa, (np));		\
    399   1.1    ichiro 	(var).pv_va = KERNEL_BASE + (var).pv_pa - physical_start;
    400   1.1    ichiro #define alloc_pages(var, np)				\
    401   1.1    ichiro 	(var) = freemempos;				\
    402  1.14   thorpej 	memset((char *)(var), 0, ((np) * PAGE_SIZE));	\
    403  1.14   thorpej 	freemempos += (np) * PAGE_SIZE;
    404   1.1    ichiro 
    405   1.1    ichiro 	loop1 = 0;
    406   1.1    ichiro 	for (loop = 0; loop <= NUM_KERNEL_PTS; ++loop) {
    407   1.1    ichiro 		/* Are we 16KB aligned for an L1 ? */
    408   1.1    ichiro 		if (((physical_freeend - L1_TABLE_SIZE) & (L1_TABLE_SIZE - 1)) == 0
    409   1.1    ichiro 		    && kernel_l1pt.pv_pa == 0) {
    410  1.14   thorpej 			valloc_pages(kernel_l1pt, L1_TABLE_SIZE / PAGE_SIZE);
    411   1.1    ichiro 		} else {
    412  1.17   thorpej 			valloc_pages(kernel_pt_table[loop1],
    413  1.17   thorpej 			    L2_TABLE_SIZE / PAGE_SIZE);
    414   1.1    ichiro 			++loop1;
    415   1.1    ichiro 		}
    416   1.1    ichiro 	}
    417   1.1    ichiro 
    418   1.1    ichiro #ifdef DIAGNOSTIC
    419   1.1    ichiro 	/* This should never be able to happen but better confirm that. */
    420   1.1    ichiro 	if (!kernel_l1pt.pv_pa || (kernel_l1pt.pv_pa & (L1_TABLE_SIZE-1)) != 0)
    421   1.8    provos 		panic("initarm: Failed to align the kernel page directory");
    422   1.1    ichiro #endif
    423   1.1    ichiro 
    424   1.1    ichiro 	/*
    425   1.1    ichiro 	 * Allocate a page for the system page mapped to V0x00000000
    426   1.1    ichiro 	 * This page will just contain the system vectors and can be
    427   1.1    ichiro 	 * shared by all processes.
    428   1.1    ichiro 	 */
    429   1.1    ichiro 	alloc_pages(systempage.pv_pa, 1);
    430   1.1    ichiro 
    431   1.1    ichiro 	/* Allocate stacks for all modes */
    432   1.1    ichiro 	valloc_pages(irqstack, IRQ_STACK_SIZE);
    433   1.1    ichiro 	valloc_pages(abtstack, ABT_STACK_SIZE);
    434   1.1    ichiro 	valloc_pages(undstack, UND_STACK_SIZE);
    435   1.1    ichiro 	valloc_pages(kernelstack, UPAGES);
    436   1.1    ichiro 
    437   1.1    ichiro #ifdef VERBOSE_INIT_ARM
    438  1.64     skrll 	printf("IRQ stack: p0x%08lx v0x%08lx\n", irqstack.pv_pa, irqstack.pv_va);
    439  1.64     skrll 	printf("ABT stack: p0x%08lx v0x%08lx\n", abtstack.pv_pa, abtstack.pv_va);
    440  1.64     skrll 	printf("UND stack: p0x%08lx v0x%08lx\n", undstack.pv_pa, undstack.pv_va);
    441  1.64     skrll 	printf("SVC stack: p0x%08lx v0x%08lx\n", kernelstack.pv_pa, kernelstack.pv_va);
    442   1.1    ichiro #endif
    443   1.1    ichiro 
    444  1.14   thorpej 	alloc_pages(msgbufphys, round_page(MSGBUFSIZE) / PAGE_SIZE);
    445   1.1    ichiro 
    446   1.1    ichiro #ifdef CPU_IXP12X0
    447   1.1    ichiro         /*
    448   1.1    ichiro          * XXX totally stuffed hack to work round problems introduced
    449   1.1    ichiro          * in recent versions of the pmap code. Due to the calls used there
    450   1.1    ichiro          * we cannot allocate virtual memory during bootstrap.
    451   1.1    ichiro          */
    452   1.1    ichiro 	for(;;) {
    453   1.1    ichiro 		alloc_pages(ixp12x0_cc_base, 1);
    454   1.1    ichiro 		if (! (ixp12x0_cc_base & (CPU_IXP12X0_CACHE_CLEAN_SIZE - 1)))
    455   1.1    ichiro 			break;
    456   1.1    ichiro 	}
    457   1.1    ichiro 	{
    458   1.1    ichiro 		vaddr_t dummy;
    459  1.14   thorpej 		alloc_pages(dummy, CPU_IXP12X0_CACHE_CLEAN_SIZE / PAGE_SIZE - 1);
    460   1.1    ichiro 	}
    461   1.1    ichiro 	ixp12x0_cache_clean_addr = ixp12x0_cc_base;
    462   1.1    ichiro 	ixp12x0_cache_clean_size = CPU_IXP12X0_CACHE_CLEAN_SIZE / 2;
    463   1.1    ichiro #endif /* CPU_IXP12X0 */
    464   1.1    ichiro 
    465   1.1    ichiro #ifdef VERBOSE_INIT_ARM
    466   1.1    ichiro 	printf("Creating L1 page table at 0x%08lx\n", kernel_l1pt.pv_pa);
    467   1.1    ichiro #endif
    468   1.1    ichiro 
    469   1.1    ichiro 	/*
    470   1.1    ichiro 	 * Now we start construction of the L1 page table
    471   1.1    ichiro 	 * We start by mapping the L2 page tables into the L1.
    472   1.1    ichiro 	 * This means that we can replace L1 mappings later on if necessary
    473   1.1    ichiro 	 */
    474   1.1    ichiro 	l1pagetable = kernel_l1pt.pv_pa;
    475   1.1    ichiro 
    476   1.1    ichiro 	/* Map the L2 pages tables in the L1 page table */
    477  1.21       igy 	pmap_link_l2pt(l1pagetable, ARM_VECTORS_HIGH & ~(0x00400000 - 1),
    478   1.1    ichiro 	    &kernel_pt_table[KERNEL_PT_SYS]);
    479   1.1    ichiro 
    480   1.1    ichiro 	for (loop = 0; loop < KERNEL_PT_KERNEL_NUM; loop++)
    481   1.1    ichiro 		pmap_link_l2pt(l1pagetable, KERNEL_BASE + loop * 0x00400000,
    482   1.1    ichiro 		    &kernel_pt_table[KERNEL_PT_KERNEL + loop]);
    483   1.1    ichiro 
    484   1.1    ichiro 	for (loop = 0; loop < KERNEL_PT_VMDATA_NUM; loop++)
    485   1.1    ichiro 		pmap_link_l2pt(l1pagetable, KERNEL_VM_BASE + loop * 0x00400000,
    486   1.1    ichiro 		    &kernel_pt_table[KERNEL_PT_VMDATA + loop]);
    487   1.1    ichiro 
    488   1.1    ichiro 	/* update the top of the kernel VM */
    489   1.1    ichiro 	pmap_curmaxkvaddr =
    490   1.1    ichiro 	    KERNEL_VM_BASE + (KERNEL_PT_VMDATA_NUM * 0x00400000);
    491   1.1    ichiro 
    492   1.1    ichiro 	pmap_link_l2pt(l1pagetable, IXP12X0_IO_VBASE,
    493   1.1    ichiro 	    &kernel_pt_table[KERNEL_PT_IO]);
    494   1.1    ichiro 
    495   1.1    ichiro #ifdef VERBOSE_INIT_ARM
    496   1.1    ichiro 	printf("Mapping kernel\n");
    497   1.1    ichiro #endif
    498   1.1    ichiro 
    499   1.1    ichiro #if XXX
    500   1.1    ichiro 	/* Now we fill in the L2 pagetable for the kernel code/data */
    501   1.1    ichiro 	{
    502   1.1    ichiro 		extern char etext[], _end[];
    503   1.1    ichiro 		size_t textsize = (uintptr_t) etext - KERNEL_TEXT_BASE;
    504   1.1    ichiro 		size_t totalsize = (uintptr_t) _end - KERNEL_TEXT_BASE;
    505   1.1    ichiro 		u_int logical;
    506   1.1    ichiro 
    507   1.1    ichiro 		textsize = (textsize + PGOFSET) & ~PGOFSET;
    508   1.1    ichiro 		totalsize = (totalsize + PGOFSET) & ~PGOFSET;
    509  1.64     skrll 
    510   1.1    ichiro 		logical = 0x00200000;   /* offset of kernel in RAM */
    511   1.1    ichiro 
    512   1.1    ichiro 		logical += pmap_map_chunk(l1pagetable, KERNEL_BASE + logical,
    513   1.1    ichiro 		    physical_start + logical, textsize,
    514   1.1    ichiro 		    VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
    515   1.1    ichiro 		logical += pmap_map_chunk(l1pagetable, KERNEL_BASE + logical,
    516   1.1    ichiro 		    physical_start + logical, totalsize - textsize,
    517   1.1    ichiro 		    VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
    518   1.1    ichiro 	}
    519   1.1    ichiro #else
    520   1.1    ichiro 	{
    521   1.1    ichiro 		pmap_map_chunk(l1pagetable, KERNEL_TEXT_BASE,
    522   1.1    ichiro                     KERNEL_TEXT_BASE, kerneldatasize,
    523   1.1    ichiro                     VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
    524   1.1    ichiro 	}
    525   1.1    ichiro #endif
    526   1.1    ichiro 
    527   1.1    ichiro #ifdef VERBOSE_INIT_ARM
    528   1.1    ichiro         printf("Constructing L2 page tables\n");
    529   1.1    ichiro #endif
    530   1.1    ichiro 
    531   1.1    ichiro 	/* Map the stack pages */
    532   1.1    ichiro 	pmap_map_chunk(l1pagetable, irqstack.pv_va, irqstack.pv_pa,
    533  1.14   thorpej 	    IRQ_STACK_SIZE * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
    534   1.1    ichiro 	pmap_map_chunk(l1pagetable, abtstack.pv_va, abtstack.pv_pa,
    535  1.14   thorpej 	    ABT_STACK_SIZE * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
    536   1.1    ichiro 	pmap_map_chunk(l1pagetable, undstack.pv_va, undstack.pv_pa,
    537  1.14   thorpej 	    UND_STACK_SIZE * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
    538   1.1    ichiro 	pmap_map_chunk(l1pagetable, kernelstack.pv_va, kernelstack.pv_pa,
    539  1.14   thorpej 	    UPAGES * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
    540   1.1    ichiro 
    541  1.17   thorpej 	pmap_map_chunk(l1pagetable, kernel_l1pt.pv_va, kernel_l1pt.pv_pa,
    542  1.17   thorpej 	    L1_TABLE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_PAGETABLE);
    543   1.1    ichiro 
    544  1.17   thorpej 	for (loop = 0; loop < NUM_KERNEL_PTS; ++loop) {
    545  1.17   thorpej 		pmap_map_chunk(l1pagetable, kernel_pt_table[loop].pv_va,
    546  1.17   thorpej 		    kernel_pt_table[loop].pv_pa, L2_TABLE_SIZE,
    547  1.17   thorpej 		    VM_PROT_READ|VM_PROT_WRITE, PTE_PAGETABLE);
    548  1.17   thorpej 	}
    549   1.1    ichiro 
    550   1.1    ichiro 	/* Map the vector page. */
    551  1.21       igy 	pmap_map_entry(l1pagetable, ARM_VECTORS_HIGH, systempage.pv_pa,
    552   1.1    ichiro 	    VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE);
    553   1.1    ichiro 
    554   1.1    ichiro #ifdef VERBOSE_INIT_ARM
    555   1.1    ichiro 	printf("systempage (vector page): p0x%08lx v0x%08lx\n",
    556   1.1    ichiro 	       systempage.pv_pa, vector_page);
    557   1.1    ichiro #endif
    558   1.1    ichiro 
    559  1.26       igy 	/* Map the statically mapped devices. */
    560  1.26       igy 	pmap_devmap_bootstrap(l1pagetable, ixm1200_devmap);
    561   1.1    ichiro 
    562  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    563   1.1    ichiro 	printf("done.\n");
    564  1.23   thorpej #endif
    565   1.1    ichiro 
    566   1.1    ichiro 	/*
    567   1.1    ichiro 	 * Map the Dcache Flush page.
    568  1.64     skrll 	 * Hw Ref Manual 3.2.4.5 Software Dcache Flush
    569   1.1    ichiro 	 */
    570   1.1    ichiro 	pmap_map_chunk(l1pagetable, ixp12x0_cache_clean_addr, 0xe0000000,
    571   1.1    ichiro 	    CPU_IXP12X0_CACHE_CLEAN_SIZE, VM_PROT_READ, PTE_CACHE);
    572   1.1    ichiro 
    573   1.1    ichiro 	/*
    574   1.1    ichiro 	 * Now we have the real page tables in place so we can switch to them.
    575   1.1    ichiro 	 * Once this is done we will be running with the REAL kernel page
    576   1.1    ichiro 	 * tables.
    577   1.1    ichiro 	 */
    578   1.1    ichiro 
    579   1.1    ichiro 	/* Switch tables */
    580  1.17   thorpej 	cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
    581  1.52      matt 	cpu_setttb(kernel_l1pt.pv_pa, true);
    582   1.1    ichiro 	cpu_tlb_flushID();
    583  1.17   thorpej 	cpu_domains(DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2));
    584  1.17   thorpej 
    585  1.17   thorpej 	/*
    586  1.17   thorpej 	 * Moved here from cpu_startup() as data_abort_handler() references
    587  1.17   thorpej 	 * this during init
    588  1.17   thorpej 	 */
    589  1.44     rmind 	uvm_lwp_setuarea(&lwp0, kernelstack.pv_va);
    590   1.1    ichiro 
    591   1.1    ichiro 	/*
    592   1.1    ichiro 	 * We must now clean the cache again....
    593   1.1    ichiro 	 * Cleaning may be done by reading new data to displace any
    594  1.47  uebayasi 	 * dirty data in the cache. This will have happened in cpu_setttb()
    595   1.1    ichiro 	 * but since we are boot strapping the addresses used for the read
    596   1.1    ichiro 	 * may have just been remapped and thus the cache could be out
    597   1.1    ichiro 	 * of sync. A re-clean after the switch will cure this.
    598  1.66    andvar 	 * After booting there are no gross relocations of the kernel thus
    599   1.1    ichiro 	 * this problem will not occur after initarm().
    600   1.1    ichiro 	 */
    601   1.1    ichiro 	cpu_idcache_wbinv_all();
    602   1.1    ichiro 
    603  1.21       igy 	arm32_vector_init(ARM_VECTORS_HIGH, ARM_VEC_ALL);
    604   1.1    ichiro 
    605   1.1    ichiro 	/*
    606   1.1    ichiro 	 * Pages were allocated during the secondary bootstrap for the
    607   1.1    ichiro 	 * stacks for different CPU modes.
    608   1.1    ichiro 	 * We must now set the r13 registers in the different CPU modes to
    609   1.1    ichiro 	 * point to these stacks.
    610   1.1    ichiro 	 * Since the ARM stacks use STMFD etc. we must set r13 to the top end
    611   1.1    ichiro 	 * of the stack memory.
    612   1.1    ichiro 	 */
    613  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    614   1.1    ichiro 	printf("init subsystems: stacks ");
    615  1.23   thorpej #endif
    616   1.1    ichiro 
    617  1.14   thorpej 	set_stackptr(PSR_IRQ32_MODE,
    618  1.14   thorpej 	    irqstack.pv_va + IRQ_STACK_SIZE * PAGE_SIZE);
    619  1.14   thorpej 	set_stackptr(PSR_ABT32_MODE,
    620  1.14   thorpej 	    abtstack.pv_va + ABT_STACK_SIZE * PAGE_SIZE);
    621  1.14   thorpej 	set_stackptr(PSR_UND32_MODE,
    622  1.14   thorpej 	    undstack.pv_va + UND_STACK_SIZE * PAGE_SIZE);
    623  1.65     skrll #ifdef VERBOSE_INIT_ARM
    624  1.65     skrll 	printf("kstack V%08lx P%08lx\n", kernelstack.pv_va,
    625  1.65     skrll 	    kernelstack.pv_pa);
    626  1.65     skrll #endif  /* VERBOSE_INIT_ARM */
    627   1.1    ichiro 
    628   1.1    ichiro 	/*
    629   1.1    ichiro 	 * Well we should set a data abort handler.
    630   1.1    ichiro 	 * Once things get going this will change as we will need a proper
    631   1.1    ichiro 	 * handler. Until then we will use a handler that just panics but
    632   1.1    ichiro 	 * tells us why.
    633  1.66    andvar 	 * Initialisation of the vectors will just panic on a data abort.
    634  1.30       abs 	 * This just fills in a slightly better one.
    635   1.1    ichiro 	 */
    636  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    637   1.1    ichiro 	printf("vectors ");
    638  1.23   thorpej #endif
    639   1.1    ichiro 	data_abort_handler_address = (u_int)data_abort_handler;
    640   1.1    ichiro 	prefetch_abort_handler_address = (u_int)prefetch_abort_handler;
    641   1.1    ichiro 	undefined_handler_address = (u_int)undefinedinstruction_bounce;
    642  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    643   1.1    ichiro 	printf("\ndata_abort_handler_address = %08x\n", data_abort_handler_address);
    644   1.1    ichiro 	printf("prefetch_abort_handler_address = %08x\n", prefetch_abort_handler_address);
    645   1.1    ichiro 	printf("undefined_handler_address = %08x\n", undefined_handler_address);
    646  1.23   thorpej #endif
    647   1.1    ichiro 
    648   1.1    ichiro 	/* Initialise the undefined instruction handlers */
    649  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    650   1.1    ichiro 	printf("undefined ");
    651  1.23   thorpej #endif
    652   1.1    ichiro 	undefined_init();
    653   1.1    ichiro 
    654   1.4   thorpej 	/* Load memory into UVM. */
    655  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    656   1.4   thorpej 	printf("page ");
    657  1.23   thorpej #endif
    658  1.57    cherry 	uvm_md_init();
    659   1.4   thorpej 	uvm_page_physload(atop(physical_freestart), atop(physical_freeend),
    660   1.4   thorpej 	    atop(physical_freestart), atop(physical_freeend),
    661   1.4   thorpej 	    VM_FREELIST_DEFAULT);
    662   1.4   thorpej 
    663  1.61     skrll 	/* Boot strap pmap telling it where managed kernel virtual memory is */
    664  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    665   1.1    ichiro 	printf("pmap ");
    666  1.23   thorpej #endif
    667  1.34      matt 	pmap_bootstrap(KERNEL_VM_BASE, KERNEL_VM_BASE + KERNEL_VM_SIZE);
    668   1.1    ichiro 
    669   1.1    ichiro 	/* Setup the IRQ system */
    670  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    671   1.1    ichiro 	printf("irq ");
    672  1.23   thorpej #endif
    673   1.1    ichiro 	ixp12x0_intr_init();
    674  1.23   thorpej 
    675  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    676   1.1    ichiro 	printf("done.\n");
    677  1.23   thorpej #endif
    678   1.1    ichiro 
    679   1.1    ichiro #ifdef VERBOSE_INIT_ARM
    680   1.1    ichiro 	printf("freestart = 0x%08lx, free_pages = %d (0x%x)\n",
    681   1.1    ichiro 		physical_freestart, free_pages, free_pages);
    682   1.1    ichiro 	printf("freemempos=%08lx\n", freemempos);
    683   1.1    ichiro 	printf("switching to new L1 page table  @%#lx... \n", kernel_l1pt.pv_pa);
    684   1.1    ichiro #endif
    685   1.1    ichiro 
    686   1.1    ichiro 	consinit();
    687  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    688   1.1    ichiro 	printf("consinit \n");
    689  1.23   thorpej #endif
    690   1.1    ichiro 
    691   1.1    ichiro 	ixdp_ixp12x0_cc_setup();
    692   1.1    ichiro 
    693  1.23   thorpej #ifdef VERBOSE_INIT_ARM
    694   1.1    ichiro 	printf("bootstrap done.\n");
    695  1.23   thorpej #endif
    696   1.1    ichiro 
    697  1.36        ad #if NKSYMS || defined(DDB) || defined(MODULAR)
    698  1.37    martin 	ksyms_addsyms_elf(symbolsize, ((int *)&end), ((char *)&end) + symbolsize);
    699  1.15     ragge #endif
    700  1.15     ragge 
    701   1.1    ichiro #ifdef DDB
    702  1.29  rearnsha 	db_machine_init();
    703   1.1    ichiro 	if (boothowto & RB_KDB)
    704   1.1    ichiro 		Debugger();
    705   1.1    ichiro #endif
    706   1.1    ichiro 
    707   1.1    ichiro 	/* We return the new stack pointer address */
    708  1.62     skrll 	return kernelstack.pv_va + USPACE_SVC_STACK_TOP;
    709   1.1    ichiro }
    710   1.1    ichiro 
    711   1.1    ichiro void
    712   1.1    ichiro consinit(void)
    713   1.1    ichiro {
    714   1.1    ichiro 	static int consinit_called = 0;
    715   1.1    ichiro 
    716   1.1    ichiro 	if (consinit_called != 0)
    717   1.1    ichiro 		return;
    718   1.1    ichiro 
    719   1.1    ichiro 	consinit_called = 1;
    720  1.26       igy 
    721  1.26       igy 	pmap_devmap_register(ixm1200_devmap);
    722   1.1    ichiro 
    723  1.27       igy 	if (ixpcomcnattach(&ixp12x0_bs_tag,
    724  1.12       igy 			   IXPCOM_UART_HWBASE, IXPCOM_UART_VBASE,
    725   1.1    ichiro 			   CONSPEED, CONMODE))
    726  1.12       igy 		panic("can't init serial console @%lx", IXPCOM_UART_HWBASE);
    727   1.1    ichiro }
    728   1.1    ichiro 
    729   1.1    ichiro /*
    730   1.1    ichiro  * For optimal cache cleaning we need two 16K banks of
    731   1.1    ichiro  * virtual address space that NOTHING else will access
    732   1.1    ichiro  * and then we alternate the cache cleaning between the
    733   1.1    ichiro  * two banks.
    734  1.66    andvar  * The cache cleaning code requires 2 banks aligned
    735  1.66    andvar  * on total size boundary so the banks can be alternated by
    736  1.66    andvar  * xorring the size bit (assumes the bank size is a power of 2)
    737   1.1    ichiro  */
    738   1.1    ichiro void
    739   1.1    ichiro ixdp_ixp12x0_cc_setup(void)
    740   1.1    ichiro {
    741   1.1    ichiro 	int loop;
    742   1.1    ichiro 	paddr_t kaddr;
    743   1.1    ichiro 
    744   1.1    ichiro 	(void) pmap_extract(pmap_kernel(), KERNEL_TEXT_BASE, &kaddr);
    745  1.14   thorpej 	for (loop = 0; loop < CPU_IXP12X0_CACHE_CLEAN_SIZE; loop += PAGE_SIZE) {
    746  1.55      matt 		pt_entry_t * const ptep = vtopte(ixp12x0_cc_base + loop);
    747  1.55      matt 		const pt_entry_t npte = L2_S_PROTO | kaddr |
    748   1.1    ichiro                     L2_S_PROT(PTE_KERNEL, VM_PROT_READ) | pte_l2_s_cache_mode;
    749  1.55      matt 		l2pte_set(ptep, npte, 0);
    750  1.55      matt 		PTE_SYNC(ptep);
    751   1.1    ichiro         }
    752   1.1    ichiro 	ixp12x0_cache_clean_addr = ixp12x0_cc_base;
    753   1.1    ichiro 	ixp12x0_cache_clean_size = CPU_IXP12X0_CACHE_CLEAN_SIZE / 2;
    754   1.1    ichiro }
    755