Home | History | Annotate | Line # | Download | only in marvell
marvell_machdep.c revision 1.24
      1  1.24  kiyohara /*	$NetBSD: marvell_machdep.c,v 1.24 2013/11/20 12:59:21 kiyohara Exp $ */
      2   1.1  kiyohara /*
      3   1.1  kiyohara  * Copyright (c) 2007, 2008, 2010 KIYOHARA Takashi
      4   1.1  kiyohara  * All rights reserved.
      5   1.1  kiyohara  *
      6   1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7   1.1  kiyohara  * modification, are permitted provided that the following conditions
      8   1.1  kiyohara  * are met:
      9   1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11   1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13   1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14   1.1  kiyohara  *
     15   1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16   1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17   1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18   1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19   1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20   1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21   1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22   1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23   1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24   1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25   1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26   1.1  kiyohara  */
     27   1.1  kiyohara #include <sys/cdefs.h>
     28  1.24  kiyohara __KERNEL_RCSID(0, "$NetBSD: marvell_machdep.c,v 1.24 2013/11/20 12:59:21 kiyohara Exp $");
     29   1.1  kiyohara 
     30   1.1  kiyohara #include "opt_evbarm_boardtype.h"
     31   1.1  kiyohara #include "opt_ddb.h"
     32   1.1  kiyohara #include "opt_pci.h"
     33   1.1  kiyohara #include "opt_mvsoc.h"
     34   1.1  kiyohara #include "com.h"
     35   1.1  kiyohara #include "gtpci.h"
     36   1.1  kiyohara #include "mvpex.h"
     37   1.1  kiyohara 
     38   1.1  kiyohara #include <sys/param.h>
     39   1.1  kiyohara #include <sys/kernel.h>
     40   1.1  kiyohara #include <sys/reboot.h>
     41   1.1  kiyohara #include <sys/systm.h>
     42   1.1  kiyohara #include <sys/termios.h>
     43   1.1  kiyohara 
     44   1.1  kiyohara #include <prop/proplib.h>
     45   1.1  kiyohara 
     46   1.1  kiyohara #include <dev/cons.h>
     47   1.1  kiyohara #include <dev/md.h>
     48   1.1  kiyohara 
     49   1.1  kiyohara #include <dev/marvell/marvellreg.h>
     50   1.1  kiyohara #include <dev/marvell/marvellvar.h>
     51   1.1  kiyohara #include <dev/pci/pcireg.h>
     52   1.1  kiyohara #include <dev/pci/pcivar.h>
     53   1.1  kiyohara 
     54   1.1  kiyohara #include <machine/autoconf.h>
     55   1.1  kiyohara #include <machine/bootconfig.h>
     56   1.1  kiyohara #include <machine/pci_machdep.h>
     57   1.1  kiyohara 
     58   1.1  kiyohara #include <uvm/uvm_extern.h>
     59   1.1  kiyohara 
     60   1.1  kiyohara #include <arm/db_machdep.h>
     61   1.1  kiyohara #include <arm/undefined.h>
     62   1.1  kiyohara #include <arm/arm32/machdep.h>
     63   1.1  kiyohara 
     64   1.1  kiyohara #include <arm/marvell/mvsocreg.h>
     65   1.1  kiyohara #include <arm/marvell/mvsocvar.h>
     66   1.1  kiyohara #include <arm/marvell/orionreg.h>
     67   1.1  kiyohara #include <arm/marvell/kirkwoodreg.h>
     68  1.22  kiyohara #include <arm/marvell/mv78xx0reg.h>
     69  1.22  kiyohara #include <arm/marvell/armadaxpreg.h>
     70   1.1  kiyohara #include <arm/marvell/mvsocgppvar.h>
     71   1.1  kiyohara 
     72   1.1  kiyohara #include <evbarm/marvell/marvellreg.h>
     73   1.1  kiyohara #include <evbarm/marvell/marvellvar.h>
     74   1.1  kiyohara 
     75   1.1  kiyohara #include <ddb/db_extern.h>
     76   1.1  kiyohara #include <ddb/db_sym.h>
     77   1.1  kiyohara 
     78   1.1  kiyohara #include "ksyms.h"
     79   1.1  kiyohara 
     80   1.1  kiyohara 
     81   1.1  kiyohara /* Kernel text starts 2MB in from the bottom of the kernel address space. */
     82   1.1  kiyohara #define KERNEL_TEXT_BASE	(KERNEL_BASE + 0x00000000)
     83  1.16  kiyohara #define KERNEL_VM_BASE		(KERNEL_BASE + 0x02000000)
     84   1.1  kiyohara 
     85   1.1  kiyohara /*
     86  1.18      matt  * The range 0xc2000000 - 0xdfffffff is available for kernel VM space
     87  1.16  kiyohara  * Core-logic registers and I/O mappings occupy 0xfe000000 - 0xffffffff
     88   1.1  kiyohara  */
     89  1.18      matt #define KERNEL_VM_SIZE		0x1e000000
     90   1.1  kiyohara 
     91   1.1  kiyohara BootConfig bootconfig;		/* Boot config storage */
     92   1.4  jakllsch static char bootargs[MAX_BOOT_STRING];
     93   1.1  kiyohara char *boot_args = NULL;
     94   1.1  kiyohara 
     95  1.17      matt extern int KERNEL_BASE_phys[];
     96   1.1  kiyohara extern char _end[];
     97   1.1  kiyohara 
     98   1.1  kiyohara /*
     99   1.1  kiyohara  * Macros to translate between physical and virtual for a subset of the
    100   1.1  kiyohara  * kernel address space.  *Not* for general use.
    101   1.1  kiyohara  */
    102   1.1  kiyohara #define KERNEL_BASE_PHYS	physical_start
    103   1.1  kiyohara #define KERN_VTOPHYS(va) \
    104   1.1  kiyohara 	((paddr_t)((vaddr_t)va - KERNEL_BASE + KERNEL_BASE_PHYS))
    105   1.1  kiyohara #define KERN_PHYSTOV(pa) \
    106   1.1  kiyohara 	((vaddr_t)((paddr_t)pa - KERNEL_BASE_PHYS + KERNEL_BASE))
    107   1.1  kiyohara 
    108   1.1  kiyohara 
    109   1.1  kiyohara #include "com.h"
    110   1.1  kiyohara #if NCOM > 0
    111   1.1  kiyohara #include <dev/ic/comreg.h>
    112   1.1  kiyohara #include <dev/ic/comvar.h>
    113   1.1  kiyohara #endif
    114   1.1  kiyohara 
    115   1.1  kiyohara #ifndef CONSPEED
    116   1.1  kiyohara #define CONSPEED	B115200	/* It's a setting of the default of u-boot */
    117   1.1  kiyohara #endif
    118   1.1  kiyohara #ifndef CONMODE
    119   1.1  kiyohara #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    120   1.1  kiyohara 
    121   1.1  kiyohara int comcnspeed = CONSPEED;
    122   1.1  kiyohara int comcnmode = CONMODE;
    123   1.1  kiyohara #endif
    124   1.1  kiyohara 
    125   1.1  kiyohara #include "opt_kgdb.h"
    126   1.1  kiyohara #ifdef KGDB
    127   1.1  kiyohara #include <sys/kgdb.h>
    128   1.1  kiyohara #endif
    129   1.1  kiyohara 
    130   1.1  kiyohara static void marvell_device_register(device_t, void *);
    131   1.1  kiyohara #if NGTPCI > 0 || NMVPEX > 0
    132   1.1  kiyohara static void marvell_startend_by_tag(int, uint64_t *, uint64_t *);
    133   1.1  kiyohara #endif
    134   1.1  kiyohara 
    135  1.24  kiyohara #if defined(ORION) || defined(KIRKWOOD) || defined(MV78XX0)
    136   1.3  jakllsch static void
    137  1.24  kiyohara marvell_system_reset_old(void)
    138   1.3  jakllsch {
    139   1.3  jakllsch 	/* unmask soft reset */
    140   1.3  jakllsch 	write_mlmbreg(MVSOC_MLMB_RSTOUTNMASKR,
    141   1.3  jakllsch 	    MVSOC_MLMB_RSTOUTNMASKR_SOFTRSTOUTEN);
    142   1.3  jakllsch 	/* assert soft reset */
    143   1.3  jakllsch 	write_mlmbreg(MVSOC_MLMB_SSRR, MVSOC_MLMB_SSRR_SYSTEMSOFTRST);
    144  1.24  kiyohara 
    145   1.3  jakllsch 	/* if we're still running, jump to the reset address */
    146  1.17      matt 	cpu_reset_address = 0;
    147  1.17      matt 	cpu_reset_address_paddr = 0xffff0000;
    148   1.3  jakllsch 	cpu_reset();
    149   1.3  jakllsch 	/*NOTREACHED*/
    150   1.3  jakllsch }
    151  1.24  kiyohara #endif
    152  1.24  kiyohara 
    153  1.24  kiyohara #if defined(ARMADAXP)
    154  1.24  kiyohara static void
    155  1.24  kiyohara marvell_system_reset(void)
    156  1.24  kiyohara {
    157  1.24  kiyohara 
    158  1.24  kiyohara 	/* Unmask soft reset */
    159  1.24  kiyohara 	write_miscreg(MVSOC_MISC_RSTOUTNMASKR,
    160  1.24  kiyohara 	    MVSOC_MISC_RSTOUTNMASKR_GLOBALSOFTRSTOUTEN);
    161  1.24  kiyohara 	/* Assert soft reset */
    162  1.24  kiyohara 	write_miscreg(MVSOC_MISC_SSRR, MVSOC_MISC_SSRR_GLOBALSOFTRST);
    163  1.24  kiyohara 
    164  1.24  kiyohara 	while (1);
    165  1.24  kiyohara 
    166  1.24  kiyohara 	/*NOTREACHED*/
    167  1.24  kiyohara }
    168  1.24  kiyohara #endif
    169  1.24  kiyohara 
    170   1.1  kiyohara 
    171   1.1  kiyohara static inline
    172   1.1  kiyohara pd_entry_t *
    173   1.1  kiyohara read_ttb(void)
    174   1.1  kiyohara {
    175   1.1  kiyohara 	long ttb;
    176   1.1  kiyohara 
    177   1.1  kiyohara 	__asm volatile("mrc	p15, 0, %0, c2, c0, 0" : "=r" (ttb));
    178   1.1  kiyohara 
    179   1.1  kiyohara 	return (pd_entry_t *)(ttb & ~((1<<14)-1));
    180   1.1  kiyohara }
    181   1.1  kiyohara 
    182   1.1  kiyohara /*
    183   1.1  kiyohara  * Static device mappings. These peripheral registers are mapped at
    184   1.1  kiyohara  * fixed virtual addresses very early in initarm() so that we can use
    185   1.1  kiyohara  * them while booting the kernel, and stay at the same address
    186   1.1  kiyohara  * throughout whole kernel's life time.
    187   1.1  kiyohara  *
    188   1.1  kiyohara  * We use this table twice; once with bootstrap page table, and once
    189   1.1  kiyohara  * with kernel's page table which we build up in initarm().
    190   1.1  kiyohara  *
    191   1.1  kiyohara  * Since we map these registers into the bootstrap page table using
    192   1.1  kiyohara  * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
    193   1.1  kiyohara  * registers segment-aligned and segment-rounded in order to avoid
    194   1.1  kiyohara  * using the 2nd page tables.
    195   1.1  kiyohara  */
    196   1.1  kiyohara #define _A(a)	((a) & ~L1_S_OFFSET)
    197   1.1  kiyohara #define _S(s)	(((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
    198   1.1  kiyohara 
    199  1.22  kiyohara static struct pmap_devmap marvell_devmap[] = {
    200   1.1  kiyohara 	{
    201   1.1  kiyohara 		MARVELL_INTERREGS_VBASE,
    202  1.22  kiyohara #if (defined(ORION) || defined(KIRKWOOD) || defined(MV78XX0)) && \
    203  1.22  kiyohara     defined(ARMADAXP)
    204  1.22  kiyohara 		_A(0x00000000),
    205  1.22  kiyohara #else
    206   1.1  kiyohara 		_A(MARVELL_INTERREGS_PBASE),
    207  1.22  kiyohara #endif
    208   1.1  kiyohara 		_S(MARVELL_INTERREGS_SIZE),
    209   1.1  kiyohara 		VM_PROT_READ|VM_PROT_WRITE,
    210   1.1  kiyohara 		PTE_NOCACHE,
    211   1.1  kiyohara 	},
    212   1.1  kiyohara 
    213   1.1  kiyohara 	{ 0, 0, 0, 0, 0 }
    214   1.1  kiyohara };
    215   1.1  kiyohara 
    216   1.4  jakllsch extern uint32_t *u_boot_args[];
    217   1.1  kiyohara 
    218   1.1  kiyohara /*
    219   1.1  kiyohara  * u_int initarm(...)
    220   1.1  kiyohara  *
    221   1.1  kiyohara  * Initial entry point on startup. This gets called before main() is
    222   1.1  kiyohara  * entered.
    223   1.1  kiyohara  * It should be responsible for setting up everything that must be
    224   1.1  kiyohara  * in place when main is called.
    225   1.1  kiyohara  * This includes
    226   1.1  kiyohara  *   Taking a copy of the boot configuration structure.
    227   1.1  kiyohara  *   Initialising the physical console so characters can be printed.
    228   1.1  kiyohara  *   Setting up page tables for the kernel
    229   1.1  kiyohara  *   Relocating the kernel to the bottom of physical memory
    230   1.1  kiyohara  */
    231   1.1  kiyohara u_int
    232   1.1  kiyohara initarm(void *arg)
    233   1.1  kiyohara {
    234   1.1  kiyohara 	uint32_t target, attr, base, size;
    235  1.17      matt 	int cs, memtag = 0, iotag = 0, window;
    236   1.1  kiyohara 
    237  1.14      matt 	mvsoc_bootstrap(MARVELL_INTERREGS_VBASE);
    238  1.14      matt 
    239  1.23  kiyohara 	/*
    240  1.23  kiyohara 	 * Heads up ... Setup the CPU / MMU / TLB functions
    241  1.23  kiyohara 	 */
    242  1.23  kiyohara 	if (set_cpufuncs())
    243  1.23  kiyohara 		panic("cpu not recognized!");
    244  1.23  kiyohara 
    245  1.22  kiyohara #if (defined(ORION) || defined(KIRKWOOD) || defined(MV78XX0)) && \
    246  1.22  kiyohara     defined(ARMADAXP)
    247  1.22  kiyohara 	int i;
    248  1.22  kiyohara 
    249  1.22  kiyohara 	for (i = 0; marvell_devmap[i].pd_size != 0; i++)
    250  1.22  kiyohara 		if (marvell_devmap[i].pd_va == MARVELL_INTERREGS_VBASE) {
    251  1.22  kiyohara 			marvell_devmap[i].pd_pa = _A(MARVELL_INTERREGS_PBASE);
    252  1.22  kiyohara 			break;
    253  1.22  kiyohara 		}
    254  1.22  kiyohara #endif
    255  1.22  kiyohara 
    256   1.1  kiyohara 	/* map some peripheral registers */
    257   1.1  kiyohara 	pmap_devmap_bootstrap((vaddr_t)read_ttb(), marvell_devmap);
    258   1.1  kiyohara 
    259  1.22  kiyohara 	/*
    260  1.22  kiyohara 	 * U-Boot doesn't use the virtual memory.
    261  1.22  kiyohara 	 *
    262  1.22  kiyohara 	 * Physical Address Range     Description
    263  1.22  kiyohara 	 * -----------------------    ----------------------------------
    264  1.22  kiyohara 	 * 0x00000000 - 0x0fffffff    SDRAM Bank 0 (max 256MB)
    265  1.22  kiyohara 	 * 0x10000000 - 0x1fffffff    SDRAM Bank 1 (max 256MB)
    266  1.22  kiyohara 	 * 0x20000000 - 0x2fffffff    SDRAM Bank 2 (max 256MB)
    267  1.22  kiyohara 	 * 0x30000000 - 0x3fffffff    SDRAM Bank 3 (max 256MB)
    268  1.22  kiyohara 	 * 0xf1000000 - 0xf10fffff    SoC Internal Registers
    269  1.22  kiyohara 	 */
    270  1.22  kiyohara 
    271  1.22  kiyohara 	cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
    272  1.22  kiyohara 
    273   1.1  kiyohara 	/* Get ready for splfoo() */
    274   1.1  kiyohara 	switch (mvsoc_model()) {
    275   1.1  kiyohara #ifdef ORION
    276   1.1  kiyohara 	case MARVELL_ORION_1_88F1181:
    277   1.1  kiyohara 	case MARVELL_ORION_1_88F5082:
    278   1.1  kiyohara 	case MARVELL_ORION_1_88F5180N:
    279   1.1  kiyohara 	case MARVELL_ORION_1_88F5181:
    280   1.1  kiyohara 	case MARVELL_ORION_1_88F5182:
    281   1.1  kiyohara 	case MARVELL_ORION_1_88F6082:
    282   1.1  kiyohara 	case MARVELL_ORION_1_88F6183:
    283   1.1  kiyohara 	case MARVELL_ORION_1_88W8660:
    284   1.1  kiyohara 	case MARVELL_ORION_2_88F1281:
    285   1.1  kiyohara 	case MARVELL_ORION_2_88F5281:
    286  1.24  kiyohara 		cpu_reset_address = marvell_system_reset_old;
    287  1.24  kiyohara 
    288   1.1  kiyohara 		orion_intr_bootstrap();
    289   1.1  kiyohara 
    290   1.1  kiyohara 		memtag = ORION_TAG_PEX0_MEM;
    291   1.1  kiyohara 		iotag = ORION_TAG_PEX0_IO;
    292   1.1  kiyohara 		nwindow = ORION_MLMB_NWINDOW;
    293   1.1  kiyohara 		nremap = ORION_MLMB_NREMAP;
    294   1.1  kiyohara 
    295   1.1  kiyohara 		orion_getclks(MARVELL_INTERREGS_VBASE);
    296   1.1  kiyohara 		break;
    297   1.1  kiyohara #endif	/* ORION */
    298   1.1  kiyohara 
    299   1.1  kiyohara #ifdef KIRKWOOD
    300   1.1  kiyohara 	case MARVELL_KIRKWOOD_88F6180:
    301   1.1  kiyohara 	case MARVELL_KIRKWOOD_88F6192:
    302   1.1  kiyohara 	case MARVELL_KIRKWOOD_88F6281:
    303   1.9  kiyohara 	case MARVELL_KIRKWOOD_88F6282:
    304  1.24  kiyohara 		cpu_reset_address = marvell_system_reset_old;
    305  1.24  kiyohara 
    306   1.1  kiyohara 		kirkwood_intr_bootstrap();
    307   1.1  kiyohara 
    308   1.1  kiyohara 		memtag = KIRKWOOD_TAG_PEX_MEM;
    309   1.1  kiyohara 		iotag = KIRKWOOD_TAG_PEX_IO;
    310   1.1  kiyohara 		nwindow = KIRKWOOD_MLMB_NWINDOW;
    311   1.1  kiyohara 		nremap = KIRKWOOD_MLMB_NREMAP;
    312   1.1  kiyohara 
    313   1.1  kiyohara 		kirkwood_getclks(MARVELL_INTERREGS_VBASE);
    314   1.1  kiyohara 		break;
    315   1.1  kiyohara #endif	/* KIRKWOOD */
    316   1.1  kiyohara 
    317   1.1  kiyohara #ifdef MV78XX0
    318   1.1  kiyohara 	case MARVELL_MV78XX0_MV78100:
    319   1.1  kiyohara 	case MARVELL_MV78XX0_MV78200:
    320  1.24  kiyohara 		cpu_reset_address = marvell_system_reset_old;
    321  1.24  kiyohara 
    322   1.1  kiyohara 		mv78xx0_intr_bootstrap();
    323   1.1  kiyohara 
    324  1.22  kiyohara 		memtag = MV78XX0_TAG_PEX0_MEM;
    325  1.22  kiyohara 		iotag = MV78XX0_TAG_PEX0_IO;
    326   1.1  kiyohara 		nwindow = MV78XX0_MLMB_NWINDOW;
    327   1.1  kiyohara 		nremap = MV78XX0_MLMB_NREMAP;
    328   1.1  kiyohara 
    329   1.1  kiyohara 		mv78xx0_getclks(MARVELL_INTERREGS_VBASE);
    330   1.1  kiyohara 		break;
    331   1.1  kiyohara #endif	/* MV78XX0 */
    332   1.1  kiyohara 
    333  1.22  kiyohara #ifdef ARMADAXP
    334  1.22  kiyohara 	case MARVELL_ARMADAXP_MV78130:
    335  1.22  kiyohara 	case MARVELL_ARMADAXP_MV78160:
    336  1.22  kiyohara 	case MARVELL_ARMADAXP_MV78230:
    337  1.22  kiyohara 	case MARVELL_ARMADAXP_MV78260:
    338  1.22  kiyohara 	case MARVELL_ARMADAXP_MV78460:
    339  1.24  kiyohara 		cpu_reset_address = marvell_system_reset;
    340  1.24  kiyohara 
    341  1.22  kiyohara 		armadaxp_intr_bootstrap(MARVELL_INTERREGS_PBASE);
    342  1.22  kiyohara 
    343  1.22  kiyohara 		memtag = ARMADAXP_TAG_PEX00_MEM;
    344  1.22  kiyohara 		iotag = ARMADAXP_TAG_PEX00_IO;
    345  1.22  kiyohara 		nwindow = ARMADAXP_MLMB_NWINDOW;
    346  1.22  kiyohara 		nremap = ARMADAXP_MLMB_NREMAP;
    347  1.22  kiyohara 
    348  1.22  kiyohara 		armadaxp_getclks();
    349  1.22  kiyohara 
    350  1.22  kiyohara #ifdef L2CACHE_ENABLE
    351  1.22  kiyohara 		/* Initialize L2 Cache */
    352  1.22  kiyohara 		{
    353  1.22  kiyohara 			extern int armadaxp_l2_init(bus_addr_t);
    354  1.22  kiyohara 
    355  1.22  kiyohara 			(void)armadaxp_l2_init(MARVELL_INTERREGS_PBASE);
    356  1.22  kiyohara 		}
    357  1.22  kiyohara #endif
    358  1.22  kiyohara 
    359  1.22  kiyohara #ifdef AURORA_IO_CACHE_COHERENCY
    360  1.22  kiyohara 		/* Initialize cache coherency */
    361  1.22  kiyohara 		armadaxp_io_coherency_init();
    362  1.22  kiyohara #endif
    363  1.22  kiyohara 		break;
    364  1.22  kiyohara #endif	/* ARMADAXP */
    365  1.22  kiyohara 
    366   1.1  kiyohara 	default:
    367   1.1  kiyohara 		/* We can't output console here yet... */
    368   1.1  kiyohara 		panic("unknown model...\n");
    369   1.1  kiyohara 
    370   1.1  kiyohara 		/* NOTREACHED */
    371   1.1  kiyohara 	}
    372   1.1  kiyohara 
    373  1.23  kiyohara 	consinit();
    374  1.23  kiyohara 
    375  1.23  kiyohara 	/* Talk to the user */
    376  1.23  kiyohara #ifndef EVBARM_BOARDTYPE
    377  1.23  kiyohara #define EVBARM_BOARDTYPE	Marvell
    378  1.23  kiyohara #endif
    379  1.23  kiyohara #define BDSTR(s)	_BDSTR(s)
    380  1.23  kiyohara #define _BDSTR(s)	#s
    381  1.23  kiyohara 	printf("\nNetBSD/evbarm (" BDSTR(EVBARM_BOARDTYPE) ") booting ...\n");
    382  1.23  kiyohara 
    383   1.1  kiyohara 	/* Reset PCI-Express space to window register. */
    384   1.1  kiyohara 	window = mvsoc_target(memtag, &target, &attr, NULL, NULL);
    385   1.1  kiyohara 	write_mlmbreg(MVSOC_MLMB_WCR(window),
    386   1.1  kiyohara 	    MVSOC_MLMB_WCR_WINEN |
    387   1.1  kiyohara 	    MVSOC_MLMB_WCR_TARGET(target) |
    388   1.1  kiyohara 	    MVSOC_MLMB_WCR_ATTR(attr) |
    389   1.1  kiyohara 	    MVSOC_MLMB_WCR_SIZE(MARVELL_PEXMEM_SIZE));
    390   1.1  kiyohara 	write_mlmbreg(MVSOC_MLMB_WBR(window),
    391   1.1  kiyohara 	    MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
    392   1.1  kiyohara #ifdef PCI_NETBSD_CONFIGURE
    393   1.1  kiyohara 	if (window < nremap) {
    394   1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WRLR(window),
    395   1.1  kiyohara 		    MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
    396   1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
    397   1.1  kiyohara 	}
    398   1.1  kiyohara #endif
    399   1.1  kiyohara 	window = mvsoc_target(iotag, &target, &attr, NULL, NULL);
    400   1.1  kiyohara 	write_mlmbreg(MVSOC_MLMB_WCR(window),
    401   1.1  kiyohara 	    MVSOC_MLMB_WCR_WINEN |
    402   1.1  kiyohara 	    MVSOC_MLMB_WCR_TARGET(target) |
    403   1.1  kiyohara 	    MVSOC_MLMB_WCR_ATTR(attr) |
    404   1.1  kiyohara 	    MVSOC_MLMB_WCR_SIZE(MARVELL_PEXIO_SIZE));
    405   1.1  kiyohara 	write_mlmbreg(MVSOC_MLMB_WBR(window),
    406   1.1  kiyohara 	    MARVELL_PEXIO_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
    407   1.1  kiyohara #ifdef PCI_NETBSD_CONFIGURE
    408   1.1  kiyohara 	if (window < nremap) {
    409   1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WRLR(window),
    410   1.1  kiyohara 		    MARVELL_PEXIO_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
    411   1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
    412   1.1  kiyohara 	}
    413   1.1  kiyohara #endif
    414   1.1  kiyohara 
    415  1.12  kiyohara 	/* copy command line U-Boot gave us, if args is valid. */
    416  1.12  kiyohara 	if (u_boot_args[3] != 0)	/* XXXXX: need more check?? */
    417  1.12  kiyohara 		strncpy(bootargs, (char *)u_boot_args[3], sizeof(bootargs));
    418   1.4  jakllsch 
    419   1.1  kiyohara #ifdef VERBOSE_INIT_ARM
    420   1.1  kiyohara 	printf("initarm: Configuring system ...\n");
    421   1.1  kiyohara #endif
    422   1.1  kiyohara 
    423   1.1  kiyohara 	bootconfig.dramblocks = 0;
    424  1.21      matt 	paddr_t segment_end;
    425  1.21      matt 	segment_end = physmem = 0;
    426   1.1  kiyohara 	for (cs = MARVELL_TAG_SDRAM_CS0; cs <= MARVELL_TAG_SDRAM_CS3; cs++) {
    427   1.1  kiyohara 		mvsoc_target(cs, &target, &attr, &base, &size);
    428   1.1  kiyohara 		if (size == 0)
    429   1.1  kiyohara 			continue;
    430   1.1  kiyohara 
    431   1.1  kiyohara 		bootconfig.dram[bootconfig.dramblocks].address = base;
    432   1.1  kiyohara 		bootconfig.dram[bootconfig.dramblocks].pages = size / PAGE_SIZE;
    433   1.1  kiyohara 
    434  1.21      matt 		if (base != segment_end)
    435   1.1  kiyohara 			panic("memory hole not support");
    436   1.1  kiyohara 
    437  1.21      matt 		segment_end += size;
    438   1.1  kiyohara 		physmem += size / PAGE_SIZE;
    439   1.1  kiyohara 
    440   1.1  kiyohara 		bootconfig.dramblocks++;
    441   1.1  kiyohara 	}
    442   1.1  kiyohara 
    443  1.21      matt 	arm32_bootmem_init(0, segment_end, (uintptr_t) KERNEL_BASE_phys);
    444  1.19      matt 	arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_HIGH, 0,
    445  1.17      matt 	    marvell_devmap, false);
    446   1.1  kiyohara 
    447   1.1  kiyohara 	/* we've a specific device_register routine */
    448   1.1  kiyohara 	evbarm_device_register = marvell_device_register;
    449   1.1  kiyohara 
    450  1.20   msaitoh 	/* parse bootargs from U-Boot */
    451  1.20   msaitoh 	boot_args = bootargs;
    452  1.20   msaitoh 	parse_mi_bootargs(boot_args);
    453  1.20   msaitoh 
    454  1.17      matt 	return initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE, NULL, 0);
    455   1.1  kiyohara }
    456   1.1  kiyohara 
    457   1.1  kiyohara void
    458   1.1  kiyohara consinit(void)
    459   1.1  kiyohara {
    460   1.1  kiyohara 	static int consinit_called = 0;
    461   1.1  kiyohara 
    462   1.1  kiyohara 	if (consinit_called != 0)
    463   1.1  kiyohara 		return;
    464   1.1  kiyohara 
    465   1.1  kiyohara 	consinit_called = 1;
    466   1.1  kiyohara 
    467   1.1  kiyohara #if NCOM > 0
    468   1.1  kiyohara 	{
    469   1.1  kiyohara 		extern int mvuart_cnattach(bus_space_tag_t, bus_addr_t, int,
    470   1.1  kiyohara 					   uint32_t, int);
    471   1.1  kiyohara 
    472   1.1  kiyohara 		if (mvuart_cnattach(&mvsoc_bs_tag,
    473  1.22  kiyohara 		    MARVELL_INTERREGS_PBASE + MVSOC_COM0_BASE,
    474   1.1  kiyohara 		    comcnspeed, mvTclk, comcnmode))
    475   1.1  kiyohara 			panic("can't init serial console");
    476   1.1  kiyohara 	}
    477   1.1  kiyohara #else
    478   1.1  kiyohara 	panic("serial console not configured");
    479   1.1  kiyohara #endif
    480   1.1  kiyohara }
    481   1.1  kiyohara 
    482   1.1  kiyohara 
    483   1.1  kiyohara static void
    484   1.1  kiyohara marvell_device_register(device_t dev, void *aux)
    485   1.1  kiyohara {
    486   1.1  kiyohara 	prop_dictionary_t dict = device_properties(dev);
    487   1.1  kiyohara 
    488   1.1  kiyohara #if NCOM > 0
    489   1.1  kiyohara 	if (device_is_a(dev, "com") &&
    490   1.1  kiyohara 	    device_is_a(device_parent(dev), "mvsoc"))
    491   1.1  kiyohara 		prop_dictionary_set_uint32(dict, "frequency", mvTclk);
    492   1.1  kiyohara #endif
    493  1.22  kiyohara 
    494  1.13  kiyohara 	if (device_is_a(dev, "gtidmac"))
    495   1.1  kiyohara 		prop_dictionary_set_uint32(dict,
    496   1.1  kiyohara 		    "dmb_speed", mvTclk * sizeof(uint32_t));	/* XXXXXX */
    497  1.22  kiyohara 
    498   1.1  kiyohara #if NGTPCI > 0 && defined(ORION)
    499   1.1  kiyohara 	if (device_is_a(dev, "gtpci")) {
    500   1.1  kiyohara 		extern struct bus_space
    501   1.1  kiyohara 		    orion_pci_io_bs_tag, orion_pci_mem_bs_tag;
    502   1.1  kiyohara 		extern struct arm32_pci_chipset arm32_gtpci_chipset;
    503   1.1  kiyohara 
    504   1.1  kiyohara 		prop_data_t io_bs_tag, mem_bs_tag, pc;
    505   1.1  kiyohara 		prop_array_t int2gpp;
    506   1.1  kiyohara 		prop_number_t gpp;
    507   1.1  kiyohara 		uint64_t start, end;
    508   1.1  kiyohara 		int i, j;
    509   1.1  kiyohara 		static struct {
    510   1.1  kiyohara 			const char *boardtype;
    511   1.1  kiyohara 			int pin[PCI_INTERRUPT_PIN_MAX];
    512   1.1  kiyohara 		} hints[] = {
    513   1.1  kiyohara 			{ "kuronas_x4",
    514   1.1  kiyohara 			    { 11, PCI_INTERRUPT_PIN_NONE } },
    515   1.1  kiyohara 
    516   1.1  kiyohara 			{ NULL,
    517   1.1  kiyohara 			    { PCI_INTERRUPT_PIN_NONE } },
    518   1.1  kiyohara 		};
    519   1.1  kiyohara 
    520   1.1  kiyohara 		arm32_gtpci_chipset.pc_conf_v = device_private(dev);
    521   1.1  kiyohara 		arm32_gtpci_chipset.pc_intr_v = device_private(dev);
    522   1.1  kiyohara 
    523   1.1  kiyohara 		io_bs_tag = prop_data_create_data_nocopy(
    524   1.1  kiyohara 		    &orion_pci_io_bs_tag, sizeof(struct bus_space));
    525   1.1  kiyohara 		KASSERT(io_bs_tag != NULL);
    526   1.1  kiyohara 		prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
    527   1.1  kiyohara 		prop_object_release(io_bs_tag);
    528   1.1  kiyohara 		mem_bs_tag = prop_data_create_data_nocopy(
    529   1.1  kiyohara 		    &orion_pci_mem_bs_tag, sizeof(struct bus_space));
    530   1.1  kiyohara 		KASSERT(mem_bs_tag != NULL);
    531   1.1  kiyohara 		prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
    532   1.1  kiyohara 		prop_object_release(mem_bs_tag);
    533   1.1  kiyohara 
    534   1.1  kiyohara 		pc = prop_data_create_data_nocopy(&arm32_gtpci_chipset,
    535   1.1  kiyohara 		    sizeof(struct arm32_pci_chipset));
    536   1.1  kiyohara 		KASSERT(pc != NULL);
    537   1.1  kiyohara 		prop_dictionary_set(dict, "pci-chipset", pc);
    538   1.1  kiyohara 		prop_object_release(pc);
    539   1.1  kiyohara 
    540   1.1  kiyohara 		marvell_startend_by_tag(ORION_TAG_PCI_IO, &start, &end);
    541   1.1  kiyohara 		prop_dictionary_set_uint64(dict, "iostart", start);
    542   1.1  kiyohara 		prop_dictionary_set_uint64(dict, "ioend", end);
    543   1.1  kiyohara 		marvell_startend_by_tag(ORION_TAG_PCI_MEM, &start, &end);
    544   1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memstart", start);
    545   1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memend", end);
    546   1.1  kiyohara 		prop_dictionary_set_uint32(dict,
    547   1.1  kiyohara 		    "cache-line-size", arm_dcache_align);
    548   1.1  kiyohara 
    549   1.1  kiyohara 		/* Setup the hint for interrupt-pin. */
    550   1.1  kiyohara #define BDSTR(s)		_BDSTR(s)
    551   1.1  kiyohara #define _BDSTR(s)		#s
    552   1.1  kiyohara #define THIS_BOARD(str)		(strcmp(str, BDSTR(EVBARM_BOARDTYPE)) == 0)
    553   1.1  kiyohara 		for (i = 0; hints[i].boardtype != NULL; i++)
    554   1.1  kiyohara 			if (THIS_BOARD(hints[i].boardtype))
    555   1.1  kiyohara 				break;
    556   1.1  kiyohara 		if (hints[i].boardtype == NULL)
    557   1.1  kiyohara 			return;
    558   1.1  kiyohara 
    559   1.1  kiyohara 		int2gpp =
    560   1.1  kiyohara 		    prop_array_create_with_capacity(PCI_INTERRUPT_PIN_MAX + 1);
    561   1.1  kiyohara 
    562   1.1  kiyohara 		/* first set dummy */
    563   1.1  kiyohara 		gpp = prop_number_create_integer(0);
    564   1.1  kiyohara 		prop_array_add(int2gpp, gpp);
    565   1.1  kiyohara 		prop_object_release(gpp);
    566   1.1  kiyohara 
    567   1.1  kiyohara 		for (j = 0; hints[i].pin[j] != PCI_INTERRUPT_PIN_NONE; j++) {
    568   1.1  kiyohara 			gpp = prop_number_create_integer(hints[i].pin[j]);
    569   1.1  kiyohara 			prop_array_add(int2gpp, gpp);
    570   1.1  kiyohara 			prop_object_release(gpp);
    571   1.1  kiyohara 		}
    572   1.1  kiyohara 		prop_dictionary_set(dict, "int2gpp", int2gpp);
    573   1.1  kiyohara 	}
    574   1.1  kiyohara #endif	/* NGTPCI > 0 && defined(ORION) */
    575  1.22  kiyohara 
    576   1.1  kiyohara #if NMVPEX > 0
    577   1.1  kiyohara 	if (device_is_a(dev, "mvpex")) {
    578   1.1  kiyohara #ifdef ORION
    579   1.1  kiyohara 		extern struct bus_space
    580   1.1  kiyohara 		    orion_pex0_io_bs_tag, orion_pex0_mem_bs_tag,
    581   1.1  kiyohara 		    orion_pex1_io_bs_tag, orion_pex1_mem_bs_tag;
    582   1.1  kiyohara #endif
    583   1.1  kiyohara #ifdef KIRKWOOD
    584   1.1  kiyohara 		extern struct bus_space
    585   1.9  kiyohara 		    kirkwood_pex_io_bs_tag, kirkwood_pex_mem_bs_tag,
    586   1.9  kiyohara 		    kirkwood_pex1_io_bs_tag, kirkwood_pex1_mem_bs_tag;
    587   1.1  kiyohara #endif
    588  1.22  kiyohara #ifdef ARMADAXP
    589  1.22  kiyohara 		extern struct bus_space
    590  1.22  kiyohara 		    armadaxp_pex00_io_bs_tag, armadaxp_pex00_mem_bs_tag,
    591  1.22  kiyohara 		    armadaxp_pex01_io_bs_tag, armadaxp_pex01_mem_bs_tag,
    592  1.22  kiyohara 		    armadaxp_pex02_io_bs_tag, armadaxp_pex02_mem_bs_tag,
    593  1.22  kiyohara 		    armadaxp_pex03_io_bs_tag, armadaxp_pex03_mem_bs_tag,
    594  1.22  kiyohara 		    armadaxp_pex2_io_bs_tag, armadaxp_pex2_mem_bs_tag,
    595  1.22  kiyohara 		    armadaxp_pex3_io_bs_tag, armadaxp_pex3_mem_bs_tag;
    596  1.22  kiyohara 		int i;
    597  1.22  kiyohara #endif
    598  1.22  kiyohara 		extern struct arm32_pci_chipset
    599  1.22  kiyohara 		    arm32_mvpex0_chipset, arm32_mvpex1_chipset;
    600   1.1  kiyohara 
    601   1.1  kiyohara 		struct marvell_attach_args *mva = aux;
    602   1.1  kiyohara 		struct bus_space *mvpex_io_bs_tag, *mvpex_mem_bs_tag;
    603   1.1  kiyohara 		struct arm32_pci_chipset *arm32_mvpex_chipset;
    604   1.1  kiyohara 		prop_data_t io_bs_tag, mem_bs_tag, pc;
    605   1.1  kiyohara 		uint64_t start, end;
    606   1.1  kiyohara 		int iotag, memtag;
    607   1.1  kiyohara 
    608   1.1  kiyohara 		switch (mvsoc_model()) {
    609   1.1  kiyohara #ifdef ORION
    610   1.1  kiyohara 		case MARVELL_ORION_1_88F5180N:
    611   1.1  kiyohara 		case MARVELL_ORION_1_88F5181:
    612   1.1  kiyohara 		case MARVELL_ORION_1_88F5182:
    613   1.1  kiyohara 		case MARVELL_ORION_1_88W8660:
    614   1.1  kiyohara 		case MARVELL_ORION_2_88F5281:
    615   1.1  kiyohara 			if (mva->mva_offset == MVSOC_PEX_BASE) {
    616   1.1  kiyohara 				mvpex_io_bs_tag = &orion_pex0_io_bs_tag;
    617   1.1  kiyohara 				mvpex_mem_bs_tag = &orion_pex0_mem_bs_tag;
    618   1.1  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex0_chipset;
    619   1.1  kiyohara 				iotag = ORION_TAG_PEX0_IO;
    620   1.1  kiyohara 				memtag = ORION_TAG_PEX0_MEM;
    621   1.1  kiyohara 			} else {
    622   1.1  kiyohara 				mvpex_io_bs_tag = &orion_pex1_io_bs_tag;
    623   1.1  kiyohara 				mvpex_mem_bs_tag = &orion_pex1_mem_bs_tag;
    624   1.1  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex1_chipset;
    625   1.1  kiyohara 				iotag = ORION_TAG_PEX1_IO;
    626   1.1  kiyohara 				memtag = ORION_TAG_PEX1_MEM;
    627   1.1  kiyohara 			}
    628   1.1  kiyohara 			break;
    629   1.1  kiyohara #endif
    630   1.1  kiyohara 
    631   1.1  kiyohara #ifdef KIRKWOOD
    632   1.9  kiyohara 		case MARVELL_KIRKWOOD_88F6282:
    633   1.9  kiyohara 			if (mva->mva_offset != MVSOC_PEX_BASE) {
    634   1.9  kiyohara 				mvpex_io_bs_tag = &kirkwood_pex1_io_bs_tag;
    635   1.9  kiyohara 				mvpex_mem_bs_tag = &kirkwood_pex1_mem_bs_tag;
    636   1.9  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex1_chipset;
    637   1.9  kiyohara 				iotag = KIRKWOOD_TAG_PEX1_IO;
    638   1.9  kiyohara 				memtag = KIRKWOOD_TAG_PEX1_MEM;
    639   1.9  kiyohara 				break;
    640   1.9  kiyohara 			}
    641   1.9  kiyohara 
    642   1.9  kiyohara 			/* FALLTHROUGH */
    643   1.9  kiyohara 
    644   1.1  kiyohara 		case MARVELL_KIRKWOOD_88F6180:
    645   1.1  kiyohara 		case MARVELL_KIRKWOOD_88F6192:
    646   1.1  kiyohara 		case MARVELL_KIRKWOOD_88F6281:
    647   1.1  kiyohara 			mvpex_io_bs_tag = &kirkwood_pex_io_bs_tag;
    648   1.1  kiyohara 			mvpex_mem_bs_tag = &kirkwood_pex_mem_bs_tag;
    649   1.1  kiyohara 			arm32_mvpex_chipset = &arm32_mvpex0_chipset;
    650   1.1  kiyohara 			iotag = KIRKWOOD_TAG_PEX_IO;
    651   1.1  kiyohara 			memtag = KIRKWOOD_TAG_PEX_MEM;
    652   1.1  kiyohara 			break;
    653   1.1  kiyohara #endif
    654   1.1  kiyohara 
    655  1.22  kiyohara #ifdef ARMADAXP
    656  1.22  kiyohara 		case MARVELL_ARMADAXP_MV78130:
    657  1.22  kiyohara 		case MARVELL_ARMADAXP_MV78160:
    658  1.22  kiyohara 		case MARVELL_ARMADAXP_MV78230:
    659  1.22  kiyohara 		case MARVELL_ARMADAXP_MV78260:
    660  1.22  kiyohara 		case MARVELL_ARMADAXP_MV78460:
    661  1.22  kiyohara 		  {
    662  1.22  kiyohara 			extern struct arm32_pci_chipset
    663  1.22  kiyohara 			    arm32_mvpex2_chipset, arm32_mvpex3_chipset,
    664  1.22  kiyohara 			    arm32_mvpex4_chipset, arm32_mvpex5_chipset;
    665  1.22  kiyohara 			const struct {
    666  1.22  kiyohara 				bus_size_t offset;
    667  1.22  kiyohara 				struct bus_space *io_bs_tag;
    668  1.22  kiyohara 				struct bus_space *mem_bs_tag;
    669  1.22  kiyohara 				struct arm32_pci_chipset *chipset;
    670  1.22  kiyohara 				int iotag;
    671  1.22  kiyohara 				int memtag;
    672  1.22  kiyohara 			} mvpex_tags[] = {
    673  1.22  kiyohara 				{	MVSOC_PEX_BASE,
    674  1.22  kiyohara 					&armadaxp_pex00_io_bs_tag,
    675  1.22  kiyohara 					&armadaxp_pex00_mem_bs_tag,
    676  1.22  kiyohara 					&arm32_mvpex0_chipset,
    677  1.22  kiyohara 					ARMADAXP_TAG_PEX00_IO,
    678  1.22  kiyohara 					ARMADAXP_TAG_PEX00_MEM },
    679  1.22  kiyohara 
    680  1.22  kiyohara 				{	ARMADAXP_PEX01_BASE,
    681  1.22  kiyohara 					&armadaxp_pex01_io_bs_tag,
    682  1.22  kiyohara 					&armadaxp_pex01_mem_bs_tag,
    683  1.22  kiyohara 					&arm32_mvpex1_chipset,
    684  1.22  kiyohara 					ARMADAXP_TAG_PEX01_IO,
    685  1.22  kiyohara 					ARMADAXP_TAG_PEX01_MEM	},
    686  1.22  kiyohara 
    687  1.22  kiyohara 				{	ARMADAXP_PEX02_BASE,
    688  1.22  kiyohara 					&armadaxp_pex02_io_bs_tag,
    689  1.22  kiyohara 					&armadaxp_pex02_mem_bs_tag,
    690  1.22  kiyohara 					&arm32_mvpex2_chipset,
    691  1.22  kiyohara 					ARMADAXP_TAG_PEX02_IO,
    692  1.22  kiyohara 					ARMADAXP_TAG_PEX02_MEM	},
    693  1.22  kiyohara 
    694  1.22  kiyohara 				{	ARMADAXP_PEX03_BASE,
    695  1.22  kiyohara 					&armadaxp_pex03_io_bs_tag,
    696  1.22  kiyohara 					&armadaxp_pex03_mem_bs_tag,
    697  1.22  kiyohara 					&arm32_mvpex3_chipset,
    698  1.22  kiyohara 					ARMADAXP_TAG_PEX03_IO,
    699  1.22  kiyohara 					ARMADAXP_TAG_PEX03_MEM	},
    700  1.22  kiyohara 
    701  1.22  kiyohara 				{	ARMADAXP_PEX2_BASE,
    702  1.22  kiyohara 					&armadaxp_pex2_io_bs_tag,
    703  1.22  kiyohara 					&armadaxp_pex2_mem_bs_tag,
    704  1.22  kiyohara 					&arm32_mvpex4_chipset,
    705  1.22  kiyohara 					ARMADAXP_TAG_PEX2_IO,
    706  1.22  kiyohara 					ARMADAXP_TAG_PEX2_MEM	},
    707  1.22  kiyohara 
    708  1.22  kiyohara 				{	ARMADAXP_PEX3_BASE,
    709  1.22  kiyohara 					&armadaxp_pex3_io_bs_tag,
    710  1.22  kiyohara 					&armadaxp_pex3_mem_bs_tag,
    711  1.22  kiyohara 					&arm32_mvpex5_chipset,
    712  1.22  kiyohara 					ARMADAXP_TAG_PEX3_IO,
    713  1.22  kiyohara 					ARMADAXP_TAG_PEX3_MEM	},
    714  1.22  kiyohara 
    715  1.22  kiyohara 				{ 0, 0, 0, 0, 0 },
    716  1.22  kiyohara 			};
    717  1.22  kiyohara 
    718  1.22  kiyohara 			for (i = 0; mvpex_tags[i].offset != 0; i++) {
    719  1.22  kiyohara 				if (mva->mva_offset != mvpex_tags[i].offset)
    720  1.22  kiyohara 					continue;
    721  1.22  kiyohara 				break;
    722  1.22  kiyohara 			}
    723  1.22  kiyohara 			if (mvpex_tags[i].offset == 0)
    724  1.22  kiyohara 				return;
    725  1.22  kiyohara 			mvpex_io_bs_tag = mvpex_tags[i].io_bs_tag;
    726  1.22  kiyohara 			mvpex_mem_bs_tag = mvpex_tags[i].mem_bs_tag;
    727  1.22  kiyohara 			arm32_mvpex_chipset = mvpex_tags[i].chipset;
    728  1.22  kiyohara 			iotag = mvpex_tags[i].iotag;
    729  1.22  kiyohara 			memtag = mvpex_tags[i].memtag;
    730  1.22  kiyohara 			break;
    731  1.22  kiyohara 		  }
    732  1.22  kiyohara #endif
    733  1.22  kiyohara 
    734   1.1  kiyohara 		default:
    735   1.1  kiyohara 			return;
    736   1.1  kiyohara 		}
    737   1.1  kiyohara 
    738   1.1  kiyohara 		arm32_mvpex_chipset->pc_conf_v = device_private(dev);
    739   1.1  kiyohara 		arm32_mvpex_chipset->pc_intr_v = device_private(dev);
    740   1.1  kiyohara 
    741   1.1  kiyohara 		io_bs_tag = prop_data_create_data_nocopy(
    742   1.1  kiyohara 		    mvpex_io_bs_tag, sizeof(struct bus_space));
    743   1.1  kiyohara 		KASSERT(io_bs_tag != NULL);
    744   1.1  kiyohara 		prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
    745   1.1  kiyohara 		prop_object_release(io_bs_tag);
    746   1.1  kiyohara 		mem_bs_tag = prop_data_create_data_nocopy(
    747   1.1  kiyohara 		    mvpex_mem_bs_tag, sizeof(struct bus_space));
    748   1.1  kiyohara 		KASSERT(mem_bs_tag != NULL);
    749   1.1  kiyohara 		prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
    750   1.1  kiyohara 		prop_object_release(mem_bs_tag);
    751   1.1  kiyohara 
    752   1.1  kiyohara 		pc = prop_data_create_data_nocopy(arm32_mvpex_chipset,
    753   1.1  kiyohara 		    sizeof(struct arm32_pci_chipset));
    754   1.1  kiyohara 		KASSERT(pc != NULL);
    755   1.1  kiyohara 		prop_dictionary_set(dict, "pci-chipset", pc);
    756   1.1  kiyohara 		prop_object_release(pc);
    757   1.1  kiyohara 
    758   1.1  kiyohara 		marvell_startend_by_tag(iotag, &start, &end);
    759   1.1  kiyohara 		prop_dictionary_set_uint64(dict, "iostart", start);
    760   1.1  kiyohara 		prop_dictionary_set_uint64(dict, "ioend", end);
    761   1.1  kiyohara 		marvell_startend_by_tag(memtag, &start, &end);
    762   1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memstart", start);
    763   1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memend", end);
    764   1.1  kiyohara 		prop_dictionary_set_uint32(dict,
    765   1.1  kiyohara 		    "cache-line-size", arm_dcache_align);
    766   1.1  kiyohara 	}
    767   1.1  kiyohara #endif
    768   1.1  kiyohara }
    769   1.1  kiyohara 
    770   1.1  kiyohara #if NGTPCI > 0 || NMVPEX > 0
    771   1.1  kiyohara static void
    772   1.1  kiyohara marvell_startend_by_tag(int tag, uint64_t *start, uint64_t *end)
    773   1.1  kiyohara {
    774   1.1  kiyohara 	uint32_t base, size;
    775   1.1  kiyohara 	int win;
    776   1.1  kiyohara 
    777   1.1  kiyohara 	win = mvsoc_target(tag, NULL, NULL, &base, &size);
    778   1.1  kiyohara 	if (size != 0) {
    779   1.1  kiyohara 		if (win < nremap)
    780   1.1  kiyohara 			*start = read_mlmbreg(MVSOC_MLMB_WRLR(win)) |
    781   1.1  kiyohara 			    ((read_mlmbreg(MVSOC_MLMB_WRHR(win)) << 16) << 16);
    782   1.1  kiyohara 		else
    783   1.1  kiyohara 			*start = base;
    784   1.1  kiyohara 		*end = *start + size - 1;
    785   1.1  kiyohara 	}
    786   1.1  kiyohara }
    787   1.1  kiyohara #endif
    788