marvell_machdep.c revision 1.31 1 1.31 hsuenaga /* $NetBSD: marvell_machdep.c,v 1.31 2015/05/14 05:39:32 hsuenaga Exp $ */
2 1.1 kiyohara /*
3 1.1 kiyohara * Copyright (c) 2007, 2008, 2010 KIYOHARA Takashi
4 1.1 kiyohara * All rights reserved.
5 1.1 kiyohara *
6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without
7 1.1 kiyohara * modification, are permitted provided that the following conditions
8 1.1 kiyohara * are met:
9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright
10 1.1 kiyohara * notice, this list of conditions and the following disclaimer.
11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the
13 1.1 kiyohara * documentation and/or other materials provided with the distribution.
14 1.1 kiyohara *
15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE.
26 1.1 kiyohara */
27 1.1 kiyohara #include <sys/cdefs.h>
28 1.31 hsuenaga __KERNEL_RCSID(0, "$NetBSD: marvell_machdep.c,v 1.31 2015/05/14 05:39:32 hsuenaga Exp $");
29 1.1 kiyohara
30 1.1 kiyohara #include "opt_evbarm_boardtype.h"
31 1.1 kiyohara #include "opt_ddb.h"
32 1.1 kiyohara #include "opt_pci.h"
33 1.1 kiyohara #include "opt_mvsoc.h"
34 1.1 kiyohara #include "com.h"
35 1.1 kiyohara #include "gtpci.h"
36 1.1 kiyohara #include "mvpex.h"
37 1.1 kiyohara
38 1.1 kiyohara #include <sys/param.h>
39 1.1 kiyohara #include <sys/kernel.h>
40 1.1 kiyohara #include <sys/reboot.h>
41 1.1 kiyohara #include <sys/systm.h>
42 1.1 kiyohara #include <sys/termios.h>
43 1.1 kiyohara
44 1.1 kiyohara #include <prop/proplib.h>
45 1.1 kiyohara
46 1.1 kiyohara #include <dev/cons.h>
47 1.1 kiyohara #include <dev/md.h>
48 1.1 kiyohara
49 1.1 kiyohara #include <dev/marvell/marvellreg.h>
50 1.1 kiyohara #include <dev/marvell/marvellvar.h>
51 1.1 kiyohara #include <dev/pci/pcireg.h>
52 1.1 kiyohara #include <dev/pci/pcivar.h>
53 1.1 kiyohara
54 1.1 kiyohara #include <machine/autoconf.h>
55 1.1 kiyohara #include <machine/bootconfig.h>
56 1.1 kiyohara #include <machine/pci_machdep.h>
57 1.1 kiyohara
58 1.1 kiyohara #include <uvm/uvm_extern.h>
59 1.1 kiyohara
60 1.1 kiyohara #include <arm/db_machdep.h>
61 1.1 kiyohara #include <arm/undefined.h>
62 1.1 kiyohara #include <arm/arm32/machdep.h>
63 1.1 kiyohara
64 1.1 kiyohara #include <arm/marvell/mvsocreg.h>
65 1.1 kiyohara #include <arm/marvell/mvsocvar.h>
66 1.1 kiyohara #include <arm/marvell/orionreg.h>
67 1.1 kiyohara #include <arm/marvell/kirkwoodreg.h>
68 1.22 kiyohara #include <arm/marvell/mv78xx0reg.h>
69 1.22 kiyohara #include <arm/marvell/armadaxpreg.h>
70 1.31 hsuenaga #include <arm/marvell/armadaxpvar.h>
71 1.1 kiyohara #include <arm/marvell/mvsocgppvar.h>
72 1.1 kiyohara
73 1.1 kiyohara #include <evbarm/marvell/marvellreg.h>
74 1.1 kiyohara #include <evbarm/marvell/marvellvar.h>
75 1.1 kiyohara
76 1.1 kiyohara #include <ddb/db_extern.h>
77 1.1 kiyohara #include <ddb/db_sym.h>
78 1.1 kiyohara
79 1.1 kiyohara #include "ksyms.h"
80 1.1 kiyohara
81 1.1 kiyohara
82 1.1 kiyohara /*
83 1.18 matt * The range 0xc2000000 - 0xdfffffff is available for kernel VM space
84 1.16 kiyohara * Core-logic registers and I/O mappings occupy 0xfe000000 - 0xffffffff
85 1.1 kiyohara */
86 1.30 kiyohara #if (KERNEL_BASE & 0xf0000000) == 0x80000000
87 1.30 kiyohara #define KERNEL_VM_BASE (KERNEL_BASE + 0x42000000)
88 1.30 kiyohara #else
89 1.30 kiyohara #define KERNEL_VM_BASE (KERNEL_BASE + 0x02000000)
90 1.30 kiyohara #endif
91 1.18 matt #define KERNEL_VM_SIZE 0x1e000000
92 1.1 kiyohara
93 1.1 kiyohara BootConfig bootconfig; /* Boot config storage */
94 1.4 jakllsch static char bootargs[MAX_BOOT_STRING];
95 1.1 kiyohara char *boot_args = NULL;
96 1.1 kiyohara
97 1.17 matt extern int KERNEL_BASE_phys[];
98 1.1 kiyohara extern char _end[];
99 1.1 kiyohara
100 1.1 kiyohara /*
101 1.1 kiyohara * Macros to translate between physical and virtual for a subset of the
102 1.1 kiyohara * kernel address space. *Not* for general use.
103 1.1 kiyohara */
104 1.1 kiyohara #define KERNEL_BASE_PHYS physical_start
105 1.1 kiyohara
106 1.1 kiyohara
107 1.1 kiyohara #include "com.h"
108 1.1 kiyohara #if NCOM > 0
109 1.1 kiyohara #include <dev/ic/comreg.h>
110 1.1 kiyohara #include <dev/ic/comvar.h>
111 1.1 kiyohara #endif
112 1.1 kiyohara
113 1.1 kiyohara #ifndef CONSPEED
114 1.1 kiyohara #define CONSPEED B115200 /* It's a setting of the default of u-boot */
115 1.1 kiyohara #endif
116 1.1 kiyohara #ifndef CONMODE
117 1.1 kiyohara #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
118 1.1 kiyohara
119 1.1 kiyohara int comcnspeed = CONSPEED;
120 1.1 kiyohara int comcnmode = CONMODE;
121 1.1 kiyohara #endif
122 1.1 kiyohara
123 1.1 kiyohara #include "opt_kgdb.h"
124 1.1 kiyohara #ifdef KGDB
125 1.1 kiyohara #include <sys/kgdb.h>
126 1.1 kiyohara #endif
127 1.1 kiyohara
128 1.1 kiyohara static void marvell_device_register(device_t, void *);
129 1.1 kiyohara #if NGTPCI > 0 || NMVPEX > 0
130 1.1 kiyohara static void marvell_startend_by_tag(int, uint64_t *, uint64_t *);
131 1.1 kiyohara #endif
132 1.1 kiyohara
133 1.24 kiyohara #if defined(ORION) || defined(KIRKWOOD) || defined(MV78XX0)
134 1.3 jakllsch static void
135 1.25 kiyohara marvell_system_reset(void)
136 1.3 jakllsch {
137 1.3 jakllsch /* unmask soft reset */
138 1.3 jakllsch write_mlmbreg(MVSOC_MLMB_RSTOUTNMASKR,
139 1.3 jakllsch MVSOC_MLMB_RSTOUTNMASKR_SOFTRSTOUTEN);
140 1.3 jakllsch /* assert soft reset */
141 1.3 jakllsch write_mlmbreg(MVSOC_MLMB_SSRR, MVSOC_MLMB_SSRR_SYSTEMSOFTRST);
142 1.24 kiyohara
143 1.3 jakllsch /* if we're still running, jump to the reset address */
144 1.17 matt cpu_reset_address = 0;
145 1.17 matt cpu_reset_address_paddr = 0xffff0000;
146 1.3 jakllsch cpu_reset();
147 1.3 jakllsch /*NOTREACHED*/
148 1.3 jakllsch }
149 1.24 kiyohara #endif
150 1.24 kiyohara
151 1.24 kiyohara #if defined(ARMADAXP)
152 1.24 kiyohara static void
153 1.25 kiyohara armadaxp_system_reset(void)
154 1.24 kiyohara {
155 1.25 kiyohara extern vaddr_t misc_base;
156 1.25 kiyohara
157 1.25 kiyohara #define write_miscreg(r, v) (*(volatile uint32_t *)(misc_base + (r)) = (v))
158 1.24 kiyohara
159 1.24 kiyohara /* Unmask soft reset */
160 1.25 kiyohara write_miscreg(ARMADAXP_MISC_RSTOUTNMASKR,
161 1.25 kiyohara ARMADAXP_MISC_RSTOUTNMASKR_GLOBALSOFTRSTOUTEN);
162 1.24 kiyohara /* Assert soft reset */
163 1.25 kiyohara write_miscreg(ARMADAXP_MISC_SSRR, ARMADAXP_MISC_SSRR_GLOBALSOFTRST);
164 1.24 kiyohara
165 1.24 kiyohara while (1);
166 1.24 kiyohara
167 1.24 kiyohara /*NOTREACHED*/
168 1.24 kiyohara }
169 1.24 kiyohara #endif
170 1.24 kiyohara
171 1.1 kiyohara
172 1.29 kiyohara static inline pd_entry_t *
173 1.1 kiyohara read_ttb(void)
174 1.1 kiyohara {
175 1.1 kiyohara
176 1.29 kiyohara return (pd_entry_t *)(armreg_ttbr_read() & ~((1<<14)-1));
177 1.1 kiyohara }
178 1.1 kiyohara
179 1.1 kiyohara /*
180 1.1 kiyohara * Static device mappings. These peripheral registers are mapped at
181 1.1 kiyohara * fixed virtual addresses very early in initarm() so that we can use
182 1.1 kiyohara * them while booting the kernel, and stay at the same address
183 1.1 kiyohara * throughout whole kernel's life time.
184 1.1 kiyohara *
185 1.1 kiyohara * We use this table twice; once with bootstrap page table, and once
186 1.1 kiyohara * with kernel's page table which we build up in initarm().
187 1.1 kiyohara *
188 1.1 kiyohara * Since we map these registers into the bootstrap page table using
189 1.1 kiyohara * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
190 1.1 kiyohara * registers segment-aligned and segment-rounded in order to avoid
191 1.1 kiyohara * using the 2nd page tables.
192 1.1 kiyohara */
193 1.1 kiyohara #define _A(a) ((a) & ~L1_S_OFFSET)
194 1.1 kiyohara #define _S(s) (((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
195 1.1 kiyohara
196 1.22 kiyohara static struct pmap_devmap marvell_devmap[] = {
197 1.1 kiyohara {
198 1.1 kiyohara MARVELL_INTERREGS_VBASE,
199 1.1 kiyohara _A(MARVELL_INTERREGS_PBASE),
200 1.1 kiyohara _S(MARVELL_INTERREGS_SIZE),
201 1.1 kiyohara VM_PROT_READ|VM_PROT_WRITE,
202 1.1 kiyohara PTE_NOCACHE,
203 1.1 kiyohara },
204 1.1 kiyohara
205 1.1 kiyohara { 0, 0, 0, 0, 0 }
206 1.1 kiyohara };
207 1.1 kiyohara
208 1.4 jakllsch extern uint32_t *u_boot_args[];
209 1.1 kiyohara
210 1.1 kiyohara /*
211 1.1 kiyohara * u_int initarm(...)
212 1.1 kiyohara *
213 1.1 kiyohara * Initial entry point on startup. This gets called before main() is
214 1.1 kiyohara * entered.
215 1.1 kiyohara * It should be responsible for setting up everything that must be
216 1.1 kiyohara * in place when main is called.
217 1.1 kiyohara * This includes
218 1.1 kiyohara * Taking a copy of the boot configuration structure.
219 1.1 kiyohara * Initialising the physical console so characters can be printed.
220 1.1 kiyohara * Setting up page tables for the kernel
221 1.1 kiyohara * Relocating the kernel to the bottom of physical memory
222 1.1 kiyohara */
223 1.1 kiyohara u_int
224 1.1 kiyohara initarm(void *arg)
225 1.1 kiyohara {
226 1.1 kiyohara uint32_t target, attr, base, size;
227 1.28 kiyohara int cs, cs_end, memtag = 0, iotag = 0, window;
228 1.1 kiyohara
229 1.14 matt mvsoc_bootstrap(MARVELL_INTERREGS_VBASE);
230 1.14 matt
231 1.23 kiyohara /*
232 1.23 kiyohara * Heads up ... Setup the CPU / MMU / TLB functions
233 1.23 kiyohara */
234 1.23 kiyohara if (set_cpufuncs())
235 1.23 kiyohara panic("cpu not recognized!");
236 1.23 kiyohara
237 1.1 kiyohara /* map some peripheral registers */
238 1.1 kiyohara pmap_devmap_bootstrap((vaddr_t)read_ttb(), marvell_devmap);
239 1.1 kiyohara
240 1.22 kiyohara /*
241 1.22 kiyohara * U-Boot doesn't use the virtual memory.
242 1.22 kiyohara *
243 1.22 kiyohara * Physical Address Range Description
244 1.22 kiyohara * ----------------------- ----------------------------------
245 1.22 kiyohara * 0x00000000 - 0x0fffffff SDRAM Bank 0 (max 256MB)
246 1.22 kiyohara * 0x10000000 - 0x1fffffff SDRAM Bank 1 (max 256MB)
247 1.22 kiyohara * 0x20000000 - 0x2fffffff SDRAM Bank 2 (max 256MB)
248 1.22 kiyohara * 0x30000000 - 0x3fffffff SDRAM Bank 3 (max 256MB)
249 1.22 kiyohara * 0xf1000000 - 0xf10fffff SoC Internal Registers
250 1.22 kiyohara */
251 1.22 kiyohara
252 1.22 kiyohara cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
253 1.22 kiyohara
254 1.1 kiyohara /* Get ready for splfoo() */
255 1.1 kiyohara switch (mvsoc_model()) {
256 1.1 kiyohara #ifdef ORION
257 1.1 kiyohara case MARVELL_ORION_1_88F1181:
258 1.1 kiyohara case MARVELL_ORION_1_88F5082:
259 1.1 kiyohara case MARVELL_ORION_1_88F5180N:
260 1.1 kiyohara case MARVELL_ORION_1_88F5181:
261 1.1 kiyohara case MARVELL_ORION_1_88F5182:
262 1.1 kiyohara case MARVELL_ORION_1_88F6082:
263 1.1 kiyohara case MARVELL_ORION_1_88F6183:
264 1.1 kiyohara case MARVELL_ORION_1_88W8660:
265 1.1 kiyohara case MARVELL_ORION_2_88F1281:
266 1.1 kiyohara case MARVELL_ORION_2_88F5281:
267 1.25 kiyohara cpu_reset_address = marvell_system_reset;
268 1.24 kiyohara
269 1.1 kiyohara orion_intr_bootstrap();
270 1.1 kiyohara
271 1.1 kiyohara memtag = ORION_TAG_PEX0_MEM;
272 1.1 kiyohara iotag = ORION_TAG_PEX0_IO;
273 1.1 kiyohara nwindow = ORION_MLMB_NWINDOW;
274 1.1 kiyohara nremap = ORION_MLMB_NREMAP;
275 1.1 kiyohara
276 1.28 kiyohara cs = MARVELL_TAG_SDRAM_CS0;
277 1.28 kiyohara cs_end = MARVELL_TAG_SDRAM_CS3;
278 1.28 kiyohara
279 1.1 kiyohara orion_getclks(MARVELL_INTERREGS_VBASE);
280 1.1 kiyohara break;
281 1.1 kiyohara #endif /* ORION */
282 1.1 kiyohara
283 1.1 kiyohara #ifdef KIRKWOOD
284 1.1 kiyohara case MARVELL_KIRKWOOD_88F6180:
285 1.1 kiyohara case MARVELL_KIRKWOOD_88F6192:
286 1.1 kiyohara case MARVELL_KIRKWOOD_88F6281:
287 1.9 kiyohara case MARVELL_KIRKWOOD_88F6282:
288 1.25 kiyohara cpu_reset_address = marvell_system_reset;
289 1.24 kiyohara
290 1.1 kiyohara kirkwood_intr_bootstrap();
291 1.1 kiyohara
292 1.1 kiyohara memtag = KIRKWOOD_TAG_PEX_MEM;
293 1.1 kiyohara iotag = KIRKWOOD_TAG_PEX_IO;
294 1.1 kiyohara nwindow = KIRKWOOD_MLMB_NWINDOW;
295 1.1 kiyohara nremap = KIRKWOOD_MLMB_NREMAP;
296 1.1 kiyohara
297 1.28 kiyohara cs = MARVELL_TAG_SDRAM_CS0;
298 1.28 kiyohara cs_end = MARVELL_TAG_SDRAM_CS3;
299 1.28 kiyohara
300 1.1 kiyohara kirkwood_getclks(MARVELL_INTERREGS_VBASE);
301 1.26 kiyohara mvsoc_clkgating = kirkwood_clkgating;
302 1.1 kiyohara break;
303 1.1 kiyohara #endif /* KIRKWOOD */
304 1.1 kiyohara
305 1.1 kiyohara #ifdef MV78XX0
306 1.1 kiyohara case MARVELL_MV78XX0_MV78100:
307 1.1 kiyohara case MARVELL_MV78XX0_MV78200:
308 1.25 kiyohara cpu_reset_address = marvell_system_reset;
309 1.24 kiyohara
310 1.1 kiyohara mv78xx0_intr_bootstrap();
311 1.1 kiyohara
312 1.22 kiyohara memtag = MV78XX0_TAG_PEX0_MEM;
313 1.22 kiyohara iotag = MV78XX0_TAG_PEX0_IO;
314 1.1 kiyohara nwindow = MV78XX0_MLMB_NWINDOW;
315 1.1 kiyohara nremap = MV78XX0_MLMB_NREMAP;
316 1.1 kiyohara
317 1.28 kiyohara cs = MARVELL_TAG_SDRAM_CS0;
318 1.28 kiyohara cs_end = MARVELL_TAG_SDRAM_CS3;
319 1.28 kiyohara
320 1.1 kiyohara mv78xx0_getclks(MARVELL_INTERREGS_VBASE);
321 1.1 kiyohara break;
322 1.1 kiyohara #endif /* MV78XX0 */
323 1.1 kiyohara
324 1.22 kiyohara #ifdef ARMADAXP
325 1.22 kiyohara case MARVELL_ARMADAXP_MV78130:
326 1.22 kiyohara case MARVELL_ARMADAXP_MV78160:
327 1.22 kiyohara case MARVELL_ARMADAXP_MV78230:
328 1.22 kiyohara case MARVELL_ARMADAXP_MV78260:
329 1.22 kiyohara case MARVELL_ARMADAXP_MV78460:
330 1.25 kiyohara cpu_reset_address = armadaxp_system_reset;
331 1.24 kiyohara
332 1.22 kiyohara armadaxp_intr_bootstrap(MARVELL_INTERREGS_PBASE);
333 1.22 kiyohara
334 1.22 kiyohara memtag = ARMADAXP_TAG_PEX00_MEM;
335 1.22 kiyohara iotag = ARMADAXP_TAG_PEX00_IO;
336 1.22 kiyohara nwindow = ARMADAXP_MLMB_NWINDOW;
337 1.22 kiyohara nremap = ARMADAXP_MLMB_NREMAP;
338 1.22 kiyohara
339 1.28 kiyohara cs = MARVELL_TAG_DDR3_CS0;
340 1.28 kiyohara cs_end = MARVELL_TAG_DDR3_CS3;
341 1.28 kiyohara
342 1.25 kiyohara extern vaddr_t misc_base;
343 1.25 kiyohara misc_base = MARVELL_INTERREGS_VBASE + ARMADAXP_MISC_BASE;
344 1.22 kiyohara armadaxp_getclks();
345 1.26 kiyohara mvsoc_clkgating = armadaxp_clkgating;
346 1.22 kiyohara
347 1.22 kiyohara #ifdef L2CACHE_ENABLE
348 1.22 kiyohara /* Initialize L2 Cache */
349 1.31 hsuenaga armadaxp_l2_init(MARVELL_INTERREGS_PBASE);
350 1.22 kiyohara #endif
351 1.25 kiyohara
352 1.22 kiyohara #ifdef AURORA_IO_CACHE_COHERENCY
353 1.22 kiyohara /* Initialize cache coherency */
354 1.22 kiyohara armadaxp_io_coherency_init();
355 1.22 kiyohara #endif
356 1.22 kiyohara break;
357 1.28 kiyohara
358 1.28 kiyohara case MARVELL_ARMADA370_MV6707:
359 1.28 kiyohara case MARVELL_ARMADA370_MV6710:
360 1.28 kiyohara case MARVELL_ARMADA370_MV6W11:
361 1.28 kiyohara cpu_reset_address = armadaxp_system_reset;
362 1.28 kiyohara
363 1.28 kiyohara armadaxp_intr_bootstrap(MARVELL_INTERREGS_PBASE);
364 1.28 kiyohara
365 1.28 kiyohara memtag = ARMADAXP_TAG_PEX00_MEM;
366 1.28 kiyohara iotag = ARMADAXP_TAG_PEX00_IO;
367 1.28 kiyohara nwindow = ARMADAXP_MLMB_NWINDOW;
368 1.28 kiyohara nremap = ARMADAXP_MLMB_NREMAP;
369 1.28 kiyohara
370 1.28 kiyohara cs = MARVELL_TAG_DDR3_CS0;
371 1.28 kiyohara cs_end = MARVELL_TAG_DDR3_CS3;
372 1.28 kiyohara
373 1.28 kiyohara extern vaddr_t misc_base;
374 1.28 kiyohara misc_base = MARVELL_INTERREGS_VBASE + ARMADAXP_MISC_BASE;
375 1.28 kiyohara armada370_getclks();
376 1.28 kiyohara mvsoc_clkgating = armadaxp_clkgating;
377 1.28 kiyohara
378 1.28 kiyohara #ifdef L2CACHE_ENABLE
379 1.28 kiyohara /* Initialize L2 Cache */
380 1.28 kiyohara {
381 1.28 kiyohara extern int armadaxp_l2_init(bus_addr_t);
382 1.28 kiyohara
383 1.28 kiyohara (void)armadaxp_l2_init(MARVELL_INTERREGS_PBASE);
384 1.28 kiyohara }
385 1.28 kiyohara #endif
386 1.28 kiyohara
387 1.28 kiyohara #ifdef AURORA_IO_CACHE_COHERENCY
388 1.28 kiyohara /* Initialize cache coherency */
389 1.28 kiyohara armadaxp_io_coherency_init();
390 1.28 kiyohara #endif
391 1.28 kiyohara break;
392 1.22 kiyohara #endif /* ARMADAXP */
393 1.22 kiyohara
394 1.1 kiyohara default:
395 1.1 kiyohara /* We can't output console here yet... */
396 1.1 kiyohara panic("unknown model...\n");
397 1.1 kiyohara
398 1.1 kiyohara /* NOTREACHED */
399 1.1 kiyohara }
400 1.1 kiyohara
401 1.23 kiyohara consinit();
402 1.23 kiyohara
403 1.23 kiyohara /* Talk to the user */
404 1.23 kiyohara #ifndef EVBARM_BOARDTYPE
405 1.23 kiyohara #define EVBARM_BOARDTYPE Marvell
406 1.23 kiyohara #endif
407 1.23 kiyohara #define BDSTR(s) _BDSTR(s)
408 1.23 kiyohara #define _BDSTR(s) #s
409 1.23 kiyohara printf("\nNetBSD/evbarm (" BDSTR(EVBARM_BOARDTYPE) ") booting ...\n");
410 1.23 kiyohara
411 1.1 kiyohara /* Reset PCI-Express space to window register. */
412 1.1 kiyohara window = mvsoc_target(memtag, &target, &attr, NULL, NULL);
413 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WCR(window),
414 1.1 kiyohara MVSOC_MLMB_WCR_WINEN |
415 1.1 kiyohara MVSOC_MLMB_WCR_TARGET(target) |
416 1.1 kiyohara MVSOC_MLMB_WCR_ATTR(attr) |
417 1.1 kiyohara MVSOC_MLMB_WCR_SIZE(MARVELL_PEXMEM_SIZE));
418 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WBR(window),
419 1.1 kiyohara MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
420 1.1 kiyohara #ifdef PCI_NETBSD_CONFIGURE
421 1.1 kiyohara if (window < nremap) {
422 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRLR(window),
423 1.1 kiyohara MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
424 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
425 1.1 kiyohara }
426 1.1 kiyohara #endif
427 1.1 kiyohara window = mvsoc_target(iotag, &target, &attr, NULL, NULL);
428 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WCR(window),
429 1.1 kiyohara MVSOC_MLMB_WCR_WINEN |
430 1.1 kiyohara MVSOC_MLMB_WCR_TARGET(target) |
431 1.1 kiyohara MVSOC_MLMB_WCR_ATTR(attr) |
432 1.1 kiyohara MVSOC_MLMB_WCR_SIZE(MARVELL_PEXIO_SIZE));
433 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WBR(window),
434 1.1 kiyohara MARVELL_PEXIO_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
435 1.1 kiyohara #ifdef PCI_NETBSD_CONFIGURE
436 1.1 kiyohara if (window < nremap) {
437 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRLR(window),
438 1.1 kiyohara MARVELL_PEXIO_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
439 1.1 kiyohara write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
440 1.1 kiyohara }
441 1.1 kiyohara #endif
442 1.1 kiyohara
443 1.12 kiyohara /* copy command line U-Boot gave us, if args is valid. */
444 1.12 kiyohara if (u_boot_args[3] != 0) /* XXXXX: need more check?? */
445 1.12 kiyohara strncpy(bootargs, (char *)u_boot_args[3], sizeof(bootargs));
446 1.4 jakllsch
447 1.1 kiyohara #ifdef VERBOSE_INIT_ARM
448 1.1 kiyohara printf("initarm: Configuring system ...\n");
449 1.1 kiyohara #endif
450 1.1 kiyohara
451 1.1 kiyohara bootconfig.dramblocks = 0;
452 1.21 matt paddr_t segment_end;
453 1.21 matt segment_end = physmem = 0;
454 1.28 kiyohara for ( ; cs <= cs_end; cs++) {
455 1.1 kiyohara mvsoc_target(cs, &target, &attr, &base, &size);
456 1.1 kiyohara if (size == 0)
457 1.1 kiyohara continue;
458 1.1 kiyohara
459 1.1 kiyohara bootconfig.dram[bootconfig.dramblocks].address = base;
460 1.1 kiyohara bootconfig.dram[bootconfig.dramblocks].pages = size / PAGE_SIZE;
461 1.1 kiyohara
462 1.21 matt if (base != segment_end)
463 1.1 kiyohara panic("memory hole not support");
464 1.1 kiyohara
465 1.21 matt segment_end += size;
466 1.1 kiyohara physmem += size / PAGE_SIZE;
467 1.1 kiyohara
468 1.1 kiyohara bootconfig.dramblocks++;
469 1.1 kiyohara }
470 1.1 kiyohara
471 1.30 kiyohara #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
472 1.30 kiyohara const bool mapallmem_p = true;
473 1.30 kiyohara #else
474 1.30 kiyohara const bool mapallmem_p = false;
475 1.30 kiyohara #endif
476 1.30 kiyohara
477 1.21 matt arm32_bootmem_init(0, segment_end, (uintptr_t) KERNEL_BASE_phys);
478 1.19 matt arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_HIGH, 0,
479 1.30 kiyohara marvell_devmap, mapallmem_p);
480 1.1 kiyohara
481 1.1 kiyohara /* we've a specific device_register routine */
482 1.1 kiyohara evbarm_device_register = marvell_device_register;
483 1.1 kiyohara
484 1.20 msaitoh /* parse bootargs from U-Boot */
485 1.20 msaitoh boot_args = bootargs;
486 1.20 msaitoh parse_mi_bootargs(boot_args);
487 1.20 msaitoh
488 1.17 matt return initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE, NULL, 0);
489 1.1 kiyohara }
490 1.1 kiyohara
491 1.1 kiyohara void
492 1.1 kiyohara consinit(void)
493 1.1 kiyohara {
494 1.1 kiyohara static int consinit_called = 0;
495 1.1 kiyohara
496 1.1 kiyohara if (consinit_called != 0)
497 1.1 kiyohara return;
498 1.1 kiyohara
499 1.1 kiyohara consinit_called = 1;
500 1.1 kiyohara
501 1.1 kiyohara #if NCOM > 0
502 1.1 kiyohara {
503 1.1 kiyohara extern int mvuart_cnattach(bus_space_tag_t, bus_addr_t, int,
504 1.1 kiyohara uint32_t, int);
505 1.1 kiyohara
506 1.25 kiyohara if (mvuart_cnattach(&mvsoc_bs_tag,
507 1.22 kiyohara MARVELL_INTERREGS_PBASE + MVSOC_COM0_BASE,
508 1.1 kiyohara comcnspeed, mvTclk, comcnmode))
509 1.1 kiyohara panic("can't init serial console");
510 1.1 kiyohara }
511 1.1 kiyohara #else
512 1.1 kiyohara panic("serial console not configured");
513 1.1 kiyohara #endif
514 1.1 kiyohara }
515 1.1 kiyohara
516 1.1 kiyohara
517 1.1 kiyohara static void
518 1.1 kiyohara marvell_device_register(device_t dev, void *aux)
519 1.1 kiyohara {
520 1.1 kiyohara prop_dictionary_t dict = device_properties(dev);
521 1.1 kiyohara
522 1.1 kiyohara #if NCOM > 0
523 1.1 kiyohara if (device_is_a(dev, "com") &&
524 1.1 kiyohara device_is_a(device_parent(dev), "mvsoc"))
525 1.1 kiyohara prop_dictionary_set_uint32(dict, "frequency", mvTclk);
526 1.1 kiyohara #endif
527 1.22 kiyohara
528 1.13 kiyohara if (device_is_a(dev, "gtidmac"))
529 1.1 kiyohara prop_dictionary_set_uint32(dict,
530 1.1 kiyohara "dmb_speed", mvTclk * sizeof(uint32_t)); /* XXXXXX */
531 1.22 kiyohara
532 1.1 kiyohara #if NGTPCI > 0 && defined(ORION)
533 1.1 kiyohara if (device_is_a(dev, "gtpci")) {
534 1.1 kiyohara extern struct bus_space
535 1.1 kiyohara orion_pci_io_bs_tag, orion_pci_mem_bs_tag;
536 1.1 kiyohara extern struct arm32_pci_chipset arm32_gtpci_chipset;
537 1.1 kiyohara
538 1.1 kiyohara prop_data_t io_bs_tag, mem_bs_tag, pc;
539 1.1 kiyohara prop_array_t int2gpp;
540 1.1 kiyohara prop_number_t gpp;
541 1.1 kiyohara uint64_t start, end;
542 1.1 kiyohara int i, j;
543 1.1 kiyohara static struct {
544 1.1 kiyohara const char *boardtype;
545 1.1 kiyohara int pin[PCI_INTERRUPT_PIN_MAX];
546 1.1 kiyohara } hints[] = {
547 1.1 kiyohara { "kuronas_x4",
548 1.1 kiyohara { 11, PCI_INTERRUPT_PIN_NONE } },
549 1.1 kiyohara
550 1.1 kiyohara { NULL,
551 1.1 kiyohara { PCI_INTERRUPT_PIN_NONE } },
552 1.1 kiyohara };
553 1.1 kiyohara
554 1.1 kiyohara arm32_gtpci_chipset.pc_conf_v = device_private(dev);
555 1.1 kiyohara arm32_gtpci_chipset.pc_intr_v = device_private(dev);
556 1.1 kiyohara
557 1.1 kiyohara io_bs_tag = prop_data_create_data_nocopy(
558 1.1 kiyohara &orion_pci_io_bs_tag, sizeof(struct bus_space));
559 1.1 kiyohara KASSERT(io_bs_tag != NULL);
560 1.1 kiyohara prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
561 1.1 kiyohara prop_object_release(io_bs_tag);
562 1.1 kiyohara mem_bs_tag = prop_data_create_data_nocopy(
563 1.1 kiyohara &orion_pci_mem_bs_tag, sizeof(struct bus_space));
564 1.1 kiyohara KASSERT(mem_bs_tag != NULL);
565 1.1 kiyohara prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
566 1.1 kiyohara prop_object_release(mem_bs_tag);
567 1.1 kiyohara
568 1.1 kiyohara pc = prop_data_create_data_nocopy(&arm32_gtpci_chipset,
569 1.1 kiyohara sizeof(struct arm32_pci_chipset));
570 1.1 kiyohara KASSERT(pc != NULL);
571 1.1 kiyohara prop_dictionary_set(dict, "pci-chipset", pc);
572 1.1 kiyohara prop_object_release(pc);
573 1.1 kiyohara
574 1.1 kiyohara marvell_startend_by_tag(ORION_TAG_PCI_IO, &start, &end);
575 1.1 kiyohara prop_dictionary_set_uint64(dict, "iostart", start);
576 1.1 kiyohara prop_dictionary_set_uint64(dict, "ioend", end);
577 1.1 kiyohara marvell_startend_by_tag(ORION_TAG_PCI_MEM, &start, &end);
578 1.1 kiyohara prop_dictionary_set_uint64(dict, "memstart", start);
579 1.1 kiyohara prop_dictionary_set_uint64(dict, "memend", end);
580 1.1 kiyohara prop_dictionary_set_uint32(dict,
581 1.1 kiyohara "cache-line-size", arm_dcache_align);
582 1.1 kiyohara
583 1.1 kiyohara /* Setup the hint for interrupt-pin. */
584 1.1 kiyohara #define BDSTR(s) _BDSTR(s)
585 1.1 kiyohara #define _BDSTR(s) #s
586 1.1 kiyohara #define THIS_BOARD(str) (strcmp(str, BDSTR(EVBARM_BOARDTYPE)) == 0)
587 1.1 kiyohara for (i = 0; hints[i].boardtype != NULL; i++)
588 1.1 kiyohara if (THIS_BOARD(hints[i].boardtype))
589 1.1 kiyohara break;
590 1.1 kiyohara if (hints[i].boardtype == NULL)
591 1.1 kiyohara return;
592 1.1 kiyohara
593 1.1 kiyohara int2gpp =
594 1.1 kiyohara prop_array_create_with_capacity(PCI_INTERRUPT_PIN_MAX + 1);
595 1.1 kiyohara
596 1.1 kiyohara /* first set dummy */
597 1.1 kiyohara gpp = prop_number_create_integer(0);
598 1.1 kiyohara prop_array_add(int2gpp, gpp);
599 1.1 kiyohara prop_object_release(gpp);
600 1.1 kiyohara
601 1.1 kiyohara for (j = 0; hints[i].pin[j] != PCI_INTERRUPT_PIN_NONE; j++) {
602 1.1 kiyohara gpp = prop_number_create_integer(hints[i].pin[j]);
603 1.1 kiyohara prop_array_add(int2gpp, gpp);
604 1.1 kiyohara prop_object_release(gpp);
605 1.1 kiyohara }
606 1.1 kiyohara prop_dictionary_set(dict, "int2gpp", int2gpp);
607 1.1 kiyohara }
608 1.1 kiyohara #endif /* NGTPCI > 0 && defined(ORION) */
609 1.22 kiyohara
610 1.1 kiyohara #if NMVPEX > 0
611 1.1 kiyohara if (device_is_a(dev, "mvpex")) {
612 1.1 kiyohara #ifdef ORION
613 1.1 kiyohara extern struct bus_space
614 1.1 kiyohara orion_pex0_io_bs_tag, orion_pex0_mem_bs_tag,
615 1.1 kiyohara orion_pex1_io_bs_tag, orion_pex1_mem_bs_tag;
616 1.1 kiyohara #endif
617 1.1 kiyohara #ifdef KIRKWOOD
618 1.1 kiyohara extern struct bus_space
619 1.9 kiyohara kirkwood_pex_io_bs_tag, kirkwood_pex_mem_bs_tag,
620 1.9 kiyohara kirkwood_pex1_io_bs_tag, kirkwood_pex1_mem_bs_tag;
621 1.1 kiyohara #endif
622 1.22 kiyohara #ifdef ARMADAXP
623 1.22 kiyohara extern struct bus_space
624 1.22 kiyohara armadaxp_pex00_io_bs_tag, armadaxp_pex00_mem_bs_tag,
625 1.22 kiyohara armadaxp_pex01_io_bs_tag, armadaxp_pex01_mem_bs_tag,
626 1.22 kiyohara armadaxp_pex02_io_bs_tag, armadaxp_pex02_mem_bs_tag,
627 1.22 kiyohara armadaxp_pex03_io_bs_tag, armadaxp_pex03_mem_bs_tag,
628 1.22 kiyohara armadaxp_pex2_io_bs_tag, armadaxp_pex2_mem_bs_tag,
629 1.22 kiyohara armadaxp_pex3_io_bs_tag, armadaxp_pex3_mem_bs_tag;
630 1.22 kiyohara int i;
631 1.22 kiyohara #endif
632 1.22 kiyohara extern struct arm32_pci_chipset
633 1.22 kiyohara arm32_mvpex0_chipset, arm32_mvpex1_chipset;
634 1.1 kiyohara
635 1.1 kiyohara struct marvell_attach_args *mva = aux;
636 1.1 kiyohara struct bus_space *mvpex_io_bs_tag, *mvpex_mem_bs_tag;
637 1.1 kiyohara struct arm32_pci_chipset *arm32_mvpex_chipset;
638 1.1 kiyohara prop_data_t io_bs_tag, mem_bs_tag, pc;
639 1.1 kiyohara uint64_t start, end;
640 1.1 kiyohara int iotag, memtag;
641 1.1 kiyohara
642 1.1 kiyohara switch (mvsoc_model()) {
643 1.1 kiyohara #ifdef ORION
644 1.1 kiyohara case MARVELL_ORION_1_88F5180N:
645 1.1 kiyohara case MARVELL_ORION_1_88F5181:
646 1.1 kiyohara case MARVELL_ORION_1_88F5182:
647 1.1 kiyohara case MARVELL_ORION_1_88W8660:
648 1.1 kiyohara case MARVELL_ORION_2_88F5281:
649 1.1 kiyohara if (mva->mva_offset == MVSOC_PEX_BASE) {
650 1.1 kiyohara mvpex_io_bs_tag = &orion_pex0_io_bs_tag;
651 1.1 kiyohara mvpex_mem_bs_tag = &orion_pex0_mem_bs_tag;
652 1.1 kiyohara arm32_mvpex_chipset = &arm32_mvpex0_chipset;
653 1.1 kiyohara iotag = ORION_TAG_PEX0_IO;
654 1.1 kiyohara memtag = ORION_TAG_PEX0_MEM;
655 1.1 kiyohara } else {
656 1.1 kiyohara mvpex_io_bs_tag = &orion_pex1_io_bs_tag;
657 1.1 kiyohara mvpex_mem_bs_tag = &orion_pex1_mem_bs_tag;
658 1.1 kiyohara arm32_mvpex_chipset = &arm32_mvpex1_chipset;
659 1.1 kiyohara iotag = ORION_TAG_PEX1_IO;
660 1.1 kiyohara memtag = ORION_TAG_PEX1_MEM;
661 1.1 kiyohara }
662 1.1 kiyohara break;
663 1.1 kiyohara #endif
664 1.1 kiyohara
665 1.1 kiyohara #ifdef KIRKWOOD
666 1.9 kiyohara case MARVELL_KIRKWOOD_88F6282:
667 1.9 kiyohara if (mva->mva_offset != MVSOC_PEX_BASE) {
668 1.9 kiyohara mvpex_io_bs_tag = &kirkwood_pex1_io_bs_tag;
669 1.9 kiyohara mvpex_mem_bs_tag = &kirkwood_pex1_mem_bs_tag;
670 1.9 kiyohara arm32_mvpex_chipset = &arm32_mvpex1_chipset;
671 1.9 kiyohara iotag = KIRKWOOD_TAG_PEX1_IO;
672 1.9 kiyohara memtag = KIRKWOOD_TAG_PEX1_MEM;
673 1.9 kiyohara break;
674 1.9 kiyohara }
675 1.9 kiyohara
676 1.9 kiyohara /* FALLTHROUGH */
677 1.9 kiyohara
678 1.1 kiyohara case MARVELL_KIRKWOOD_88F6180:
679 1.1 kiyohara case MARVELL_KIRKWOOD_88F6192:
680 1.1 kiyohara case MARVELL_KIRKWOOD_88F6281:
681 1.1 kiyohara mvpex_io_bs_tag = &kirkwood_pex_io_bs_tag;
682 1.1 kiyohara mvpex_mem_bs_tag = &kirkwood_pex_mem_bs_tag;
683 1.1 kiyohara arm32_mvpex_chipset = &arm32_mvpex0_chipset;
684 1.1 kiyohara iotag = KIRKWOOD_TAG_PEX_IO;
685 1.1 kiyohara memtag = KIRKWOOD_TAG_PEX_MEM;
686 1.1 kiyohara break;
687 1.1 kiyohara #endif
688 1.1 kiyohara
689 1.22 kiyohara #ifdef ARMADAXP
690 1.22 kiyohara case MARVELL_ARMADAXP_MV78130:
691 1.22 kiyohara case MARVELL_ARMADAXP_MV78160:
692 1.22 kiyohara case MARVELL_ARMADAXP_MV78230:
693 1.22 kiyohara case MARVELL_ARMADAXP_MV78260:
694 1.22 kiyohara case MARVELL_ARMADAXP_MV78460:
695 1.28 kiyohara
696 1.28 kiyohara case MARVELL_ARMADA370_MV6707:
697 1.28 kiyohara case MARVELL_ARMADA370_MV6710:
698 1.28 kiyohara case MARVELL_ARMADA370_MV6W11:
699 1.22 kiyohara {
700 1.22 kiyohara extern struct arm32_pci_chipset
701 1.22 kiyohara arm32_mvpex2_chipset, arm32_mvpex3_chipset,
702 1.22 kiyohara arm32_mvpex4_chipset, arm32_mvpex5_chipset;
703 1.22 kiyohara const struct {
704 1.22 kiyohara bus_size_t offset;
705 1.22 kiyohara struct bus_space *io_bs_tag;
706 1.22 kiyohara struct bus_space *mem_bs_tag;
707 1.22 kiyohara struct arm32_pci_chipset *chipset;
708 1.22 kiyohara int iotag;
709 1.22 kiyohara int memtag;
710 1.22 kiyohara } mvpex_tags[] = {
711 1.22 kiyohara { MVSOC_PEX_BASE,
712 1.22 kiyohara &armadaxp_pex00_io_bs_tag,
713 1.22 kiyohara &armadaxp_pex00_mem_bs_tag,
714 1.22 kiyohara &arm32_mvpex0_chipset,
715 1.22 kiyohara ARMADAXP_TAG_PEX00_IO,
716 1.22 kiyohara ARMADAXP_TAG_PEX00_MEM },
717 1.22 kiyohara
718 1.22 kiyohara { ARMADAXP_PEX01_BASE,
719 1.22 kiyohara &armadaxp_pex01_io_bs_tag,
720 1.22 kiyohara &armadaxp_pex01_mem_bs_tag,
721 1.22 kiyohara &arm32_mvpex1_chipset,
722 1.22 kiyohara ARMADAXP_TAG_PEX01_IO,
723 1.22 kiyohara ARMADAXP_TAG_PEX01_MEM },
724 1.22 kiyohara
725 1.22 kiyohara { ARMADAXP_PEX02_BASE,
726 1.22 kiyohara &armadaxp_pex02_io_bs_tag,
727 1.22 kiyohara &armadaxp_pex02_mem_bs_tag,
728 1.22 kiyohara &arm32_mvpex2_chipset,
729 1.22 kiyohara ARMADAXP_TAG_PEX02_IO,
730 1.22 kiyohara ARMADAXP_TAG_PEX02_MEM },
731 1.22 kiyohara
732 1.22 kiyohara { ARMADAXP_PEX03_BASE,
733 1.22 kiyohara &armadaxp_pex03_io_bs_tag,
734 1.22 kiyohara &armadaxp_pex03_mem_bs_tag,
735 1.22 kiyohara &arm32_mvpex3_chipset,
736 1.22 kiyohara ARMADAXP_TAG_PEX03_IO,
737 1.22 kiyohara ARMADAXP_TAG_PEX03_MEM },
738 1.22 kiyohara
739 1.22 kiyohara { ARMADAXP_PEX2_BASE,
740 1.22 kiyohara &armadaxp_pex2_io_bs_tag,
741 1.22 kiyohara &armadaxp_pex2_mem_bs_tag,
742 1.22 kiyohara &arm32_mvpex4_chipset,
743 1.22 kiyohara ARMADAXP_TAG_PEX2_IO,
744 1.22 kiyohara ARMADAXP_TAG_PEX2_MEM },
745 1.22 kiyohara
746 1.22 kiyohara { ARMADAXP_PEX3_BASE,
747 1.22 kiyohara &armadaxp_pex3_io_bs_tag,
748 1.22 kiyohara &armadaxp_pex3_mem_bs_tag,
749 1.22 kiyohara &arm32_mvpex5_chipset,
750 1.22 kiyohara ARMADAXP_TAG_PEX3_IO,
751 1.22 kiyohara ARMADAXP_TAG_PEX3_MEM },
752 1.22 kiyohara
753 1.22 kiyohara { 0, 0, 0, 0, 0 },
754 1.22 kiyohara };
755 1.22 kiyohara
756 1.22 kiyohara for (i = 0; mvpex_tags[i].offset != 0; i++) {
757 1.22 kiyohara if (mva->mva_offset != mvpex_tags[i].offset)
758 1.22 kiyohara continue;
759 1.22 kiyohara break;
760 1.22 kiyohara }
761 1.22 kiyohara if (mvpex_tags[i].offset == 0)
762 1.22 kiyohara return;
763 1.22 kiyohara mvpex_io_bs_tag = mvpex_tags[i].io_bs_tag;
764 1.22 kiyohara mvpex_mem_bs_tag = mvpex_tags[i].mem_bs_tag;
765 1.22 kiyohara arm32_mvpex_chipset = mvpex_tags[i].chipset;
766 1.22 kiyohara iotag = mvpex_tags[i].iotag;
767 1.22 kiyohara memtag = mvpex_tags[i].memtag;
768 1.22 kiyohara break;
769 1.22 kiyohara }
770 1.22 kiyohara #endif
771 1.22 kiyohara
772 1.1 kiyohara default:
773 1.1 kiyohara return;
774 1.1 kiyohara }
775 1.1 kiyohara
776 1.1 kiyohara arm32_mvpex_chipset->pc_conf_v = device_private(dev);
777 1.1 kiyohara arm32_mvpex_chipset->pc_intr_v = device_private(dev);
778 1.1 kiyohara
779 1.1 kiyohara io_bs_tag = prop_data_create_data_nocopy(
780 1.1 kiyohara mvpex_io_bs_tag, sizeof(struct bus_space));
781 1.1 kiyohara KASSERT(io_bs_tag != NULL);
782 1.1 kiyohara prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
783 1.1 kiyohara prop_object_release(io_bs_tag);
784 1.1 kiyohara mem_bs_tag = prop_data_create_data_nocopy(
785 1.1 kiyohara mvpex_mem_bs_tag, sizeof(struct bus_space));
786 1.1 kiyohara KASSERT(mem_bs_tag != NULL);
787 1.1 kiyohara prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
788 1.1 kiyohara prop_object_release(mem_bs_tag);
789 1.1 kiyohara
790 1.1 kiyohara pc = prop_data_create_data_nocopy(arm32_mvpex_chipset,
791 1.1 kiyohara sizeof(struct arm32_pci_chipset));
792 1.1 kiyohara KASSERT(pc != NULL);
793 1.1 kiyohara prop_dictionary_set(dict, "pci-chipset", pc);
794 1.1 kiyohara prop_object_release(pc);
795 1.1 kiyohara
796 1.1 kiyohara marvell_startend_by_tag(iotag, &start, &end);
797 1.1 kiyohara prop_dictionary_set_uint64(dict, "iostart", start);
798 1.1 kiyohara prop_dictionary_set_uint64(dict, "ioend", end);
799 1.1 kiyohara marvell_startend_by_tag(memtag, &start, &end);
800 1.1 kiyohara prop_dictionary_set_uint64(dict, "memstart", start);
801 1.1 kiyohara prop_dictionary_set_uint64(dict, "memend", end);
802 1.1 kiyohara prop_dictionary_set_uint32(dict,
803 1.1 kiyohara "cache-line-size", arm_dcache_align);
804 1.1 kiyohara }
805 1.1 kiyohara #endif
806 1.1 kiyohara }
807 1.1 kiyohara
808 1.1 kiyohara #if NGTPCI > 0 || NMVPEX > 0
809 1.1 kiyohara static void
810 1.1 kiyohara marvell_startend_by_tag(int tag, uint64_t *start, uint64_t *end)
811 1.1 kiyohara {
812 1.1 kiyohara uint32_t base, size;
813 1.1 kiyohara int win;
814 1.1 kiyohara
815 1.1 kiyohara win = mvsoc_target(tag, NULL, NULL, &base, &size);
816 1.1 kiyohara if (size != 0) {
817 1.1 kiyohara if (win < nremap)
818 1.1 kiyohara *start = read_mlmbreg(MVSOC_MLMB_WRLR(win)) |
819 1.1 kiyohara ((read_mlmbreg(MVSOC_MLMB_WRHR(win)) << 16) << 16);
820 1.1 kiyohara else
821 1.1 kiyohara *start = base;
822 1.1 kiyohara *end = *start + size - 1;
823 1.1 kiyohara }
824 1.1 kiyohara }
825 1.1 kiyohara #endif
826