marvell_machdep.c revision 1.32 1 1.32 hsuenaga /* $NetBSD: marvell_machdep.c,v 1.32 2015/06/03 03:25:51 hsuenaga Exp $ */
2 1.1 kiyohara /*
3 1.1 kiyohara * Copyright (c) 2007, 2008, 2010 KIYOHARA Takashi
4 1.1 kiyohara * All rights reserved.
5 1.1 kiyohara *
6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without
7 1.1 kiyohara * modification, are permitted provided that the following conditions
8 1.1 kiyohara * are met:
9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright
10 1.1 kiyohara * notice, this list of conditions and the following disclaimer.
11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the
13 1.1 kiyohara * documentation and/or other materials provided with the distribution.
14 1.1 kiyohara *
15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE.
26 1.1 kiyohara */
27 1.1 kiyohara #include <sys/cdefs.h>
28 1.32 hsuenaga __KERNEL_RCSID(0, "$NetBSD: marvell_machdep.c,v 1.32 2015/06/03 03:25:51 hsuenaga Exp $");
29 1.1 kiyohara
30 1.1 kiyohara #include "opt_evbarm_boardtype.h"
31 1.1 kiyohara #include "opt_ddb.h"
32 1.1 kiyohara #include "opt_pci.h"
33 1.1 kiyohara #include "opt_mvsoc.h"
34 1.1 kiyohara #include "com.h"
35 1.1 kiyohara #include "gtpci.h"
36 1.1 kiyohara #include "mvpex.h"
37 1.1 kiyohara
38 1.1 kiyohara #include <sys/param.h>
39 1.1 kiyohara #include <sys/kernel.h>
40 1.1 kiyohara #include <sys/reboot.h>
41 1.1 kiyohara #include <sys/systm.h>
42 1.1 kiyohara #include <sys/termios.h>
43 1.1 kiyohara
44 1.1 kiyohara #include <prop/proplib.h>
45 1.1 kiyohara
46 1.1 kiyohara #include <dev/cons.h>
47 1.1 kiyohara #include <dev/md.h>
48 1.1 kiyohara
49 1.1 kiyohara #include <dev/marvell/marvellreg.h>
50 1.1 kiyohara #include <dev/marvell/marvellvar.h>
51 1.1 kiyohara #include <dev/pci/pcireg.h>
52 1.1 kiyohara #include <dev/pci/pcivar.h>
53 1.1 kiyohara
54 1.1 kiyohara #include <machine/autoconf.h>
55 1.1 kiyohara #include <machine/bootconfig.h>
56 1.1 kiyohara #include <machine/pci_machdep.h>
57 1.1 kiyohara
58 1.1 kiyohara #include <uvm/uvm_extern.h>
59 1.1 kiyohara
60 1.1 kiyohara #include <arm/db_machdep.h>
61 1.1 kiyohara #include <arm/undefined.h>
62 1.1 kiyohara #include <arm/arm32/machdep.h>
63 1.1 kiyohara
64 1.1 kiyohara #include <arm/marvell/mvsocreg.h>
65 1.1 kiyohara #include <arm/marvell/mvsocvar.h>
66 1.1 kiyohara #include <arm/marvell/orionreg.h>
67 1.1 kiyohara #include <arm/marvell/kirkwoodreg.h>
68 1.22 kiyohara #include <arm/marvell/mv78xx0reg.h>
69 1.22 kiyohara #include <arm/marvell/armadaxpreg.h>
70 1.31 hsuenaga #include <arm/marvell/armadaxpvar.h>
71 1.1 kiyohara #include <arm/marvell/mvsocgppvar.h>
72 1.1 kiyohara
73 1.1 kiyohara #include <evbarm/marvell/marvellreg.h>
74 1.1 kiyohara #include <evbarm/marvell/marvellvar.h>
75 1.1 kiyohara
76 1.1 kiyohara #include <ddb/db_extern.h>
77 1.1 kiyohara #include <ddb/db_sym.h>
78 1.1 kiyohara
79 1.1 kiyohara #include "ksyms.h"
80 1.1 kiyohara
81 1.1 kiyohara
82 1.1 kiyohara /*
83 1.18 matt * The range 0xc2000000 - 0xdfffffff is available for kernel VM space
84 1.16 kiyohara * Core-logic registers and I/O mappings occupy 0xfe000000 - 0xffffffff
85 1.1 kiyohara */
86 1.30 kiyohara #if (KERNEL_BASE & 0xf0000000) == 0x80000000
87 1.30 kiyohara #define KERNEL_VM_BASE (KERNEL_BASE + 0x42000000)
88 1.30 kiyohara #else
89 1.30 kiyohara #define KERNEL_VM_BASE (KERNEL_BASE + 0x02000000)
90 1.30 kiyohara #endif
91 1.18 matt #define KERNEL_VM_SIZE 0x1e000000
92 1.1 kiyohara
93 1.1 kiyohara BootConfig bootconfig; /* Boot config storage */
94 1.4 jakllsch static char bootargs[MAX_BOOT_STRING];
95 1.1 kiyohara char *boot_args = NULL;
96 1.1 kiyohara
97 1.17 matt extern int KERNEL_BASE_phys[];
98 1.1 kiyohara extern char _end[];
99 1.1 kiyohara
100 1.1 kiyohara /*
101 1.1 kiyohara * Macros to translate between physical and virtual for a subset of the
102 1.1 kiyohara * kernel address space. *Not* for general use.
103 1.1 kiyohara */
104 1.1 kiyohara #define KERNEL_BASE_PHYS physical_start
105 1.1 kiyohara
106 1.1 kiyohara
107 1.1 kiyohara #include "com.h"
108 1.1 kiyohara #if NCOM > 0
109 1.1 kiyohara #include <dev/ic/comreg.h>
110 1.1 kiyohara #include <dev/ic/comvar.h>
111 1.1 kiyohara #endif
112 1.1 kiyohara
113 1.1 kiyohara #ifndef CONSPEED
114 1.1 kiyohara #define CONSPEED B115200 /* It's a setting of the default of u-boot */
115 1.1 kiyohara #endif
116 1.1 kiyohara #ifndef CONMODE
117 1.1 kiyohara #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
118 1.1 kiyohara
119 1.1 kiyohara int comcnspeed = CONSPEED;
120 1.1 kiyohara int comcnmode = CONMODE;
121 1.1 kiyohara #endif
122 1.1 kiyohara
123 1.1 kiyohara #include "opt_kgdb.h"
124 1.1 kiyohara #ifdef KGDB
125 1.1 kiyohara #include <sys/kgdb.h>
126 1.1 kiyohara #endif
127 1.1 kiyohara
128 1.1 kiyohara static void marvell_device_register(device_t, void *);
129 1.1 kiyohara #if NGTPCI > 0 || NMVPEX > 0
130 1.1 kiyohara static void marvell_startend_by_tag(int, uint64_t *, uint64_t *);
131 1.1 kiyohara #endif
132 1.1 kiyohara
133 1.32 hsuenaga static void
134 1.32 hsuenaga marvell_fixup_mbus_pex(int memtag, int iotag)
135 1.32 hsuenaga {
136 1.32 hsuenaga uint32_t target, attr;
137 1.32 hsuenaga int window;
138 1.32 hsuenaga
139 1.32 hsuenaga /* Reset PCI-Express space to window register. */
140 1.32 hsuenaga window = mvsoc_target(memtag, &target, &attr, NULL, NULL);
141 1.32 hsuenaga write_mlmbreg(MVSOC_MLMB_WCR(window),
142 1.32 hsuenaga MVSOC_MLMB_WCR_WINEN |
143 1.32 hsuenaga MVSOC_MLMB_WCR_TARGET(target) |
144 1.32 hsuenaga MVSOC_MLMB_WCR_ATTR(attr) |
145 1.32 hsuenaga MVSOC_MLMB_WCR_SIZE(MARVELL_PEXMEM_SIZE));
146 1.32 hsuenaga write_mlmbreg(MVSOC_MLMB_WBR(window),
147 1.32 hsuenaga MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
148 1.32 hsuenaga #ifdef PCI_NETBSD_CONFIGURE
149 1.32 hsuenaga if (window < nremap) {
150 1.32 hsuenaga write_mlmbreg(MVSOC_MLMB_WRLR(window),
151 1.32 hsuenaga MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
152 1.32 hsuenaga write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
153 1.32 hsuenaga }
154 1.32 hsuenaga #endif
155 1.32 hsuenaga window = mvsoc_target(iotag, &target, &attr, NULL, NULL);
156 1.32 hsuenaga write_mlmbreg(MVSOC_MLMB_WCR(window),
157 1.32 hsuenaga MVSOC_MLMB_WCR_WINEN |
158 1.32 hsuenaga MVSOC_MLMB_WCR_TARGET(target) |
159 1.32 hsuenaga MVSOC_MLMB_WCR_ATTR(attr) |
160 1.32 hsuenaga MVSOC_MLMB_WCR_SIZE(MARVELL_PEXIO_SIZE));
161 1.32 hsuenaga write_mlmbreg(MVSOC_MLMB_WBR(window),
162 1.32 hsuenaga MARVELL_PEXIO_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
163 1.32 hsuenaga #ifdef PCI_NETBSD_CONFIGURE
164 1.32 hsuenaga if (window < nremap) {
165 1.32 hsuenaga write_mlmbreg(MVSOC_MLMB_WRLR(window),
166 1.32 hsuenaga MARVELL_PEXIO_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
167 1.32 hsuenaga write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
168 1.32 hsuenaga }
169 1.32 hsuenaga #endif
170 1.32 hsuenaga }
171 1.32 hsuenaga
172 1.24 kiyohara #if defined(ORION) || defined(KIRKWOOD) || defined(MV78XX0)
173 1.3 jakllsch static void
174 1.25 kiyohara marvell_system_reset(void)
175 1.3 jakllsch {
176 1.3 jakllsch /* unmask soft reset */
177 1.3 jakllsch write_mlmbreg(MVSOC_MLMB_RSTOUTNMASKR,
178 1.3 jakllsch MVSOC_MLMB_RSTOUTNMASKR_SOFTRSTOUTEN);
179 1.3 jakllsch /* assert soft reset */
180 1.3 jakllsch write_mlmbreg(MVSOC_MLMB_SSRR, MVSOC_MLMB_SSRR_SYSTEMSOFTRST);
181 1.24 kiyohara
182 1.3 jakllsch /* if we're still running, jump to the reset address */
183 1.17 matt cpu_reset_address = 0;
184 1.17 matt cpu_reset_address_paddr = 0xffff0000;
185 1.3 jakllsch cpu_reset();
186 1.3 jakllsch /*NOTREACHED*/
187 1.3 jakllsch }
188 1.32 hsuenaga
189 1.32 hsuenaga static void
190 1.32 hsuenaga marvell_fixup_mbus(int memtag, int iotag)
191 1.32 hsuenaga {
192 1.32 hsuenaga /* assume u-boot initializes mbus registers correctly */
193 1.32 hsuenaga
194 1.32 hsuenaga /* set marvell common PEX params */
195 1.32 hsuenaga marvell_fixup_mbus_pex(memtag, iotag);
196 1.32 hsuenaga
197 1.32 hsuenaga /* other configurations? */
198 1.32 hsuenaga }
199 1.24 kiyohara #endif
200 1.24 kiyohara
201 1.32 hsuenaga
202 1.24 kiyohara #if defined(ARMADAXP)
203 1.24 kiyohara static void
204 1.25 kiyohara armadaxp_system_reset(void)
205 1.24 kiyohara {
206 1.25 kiyohara extern vaddr_t misc_base;
207 1.25 kiyohara
208 1.25 kiyohara #define write_miscreg(r, v) (*(volatile uint32_t *)(misc_base + (r)) = (v))
209 1.24 kiyohara
210 1.24 kiyohara /* Unmask soft reset */
211 1.25 kiyohara write_miscreg(ARMADAXP_MISC_RSTOUTNMASKR,
212 1.25 kiyohara ARMADAXP_MISC_RSTOUTNMASKR_GLOBALSOFTRSTOUTEN);
213 1.24 kiyohara /* Assert soft reset */
214 1.25 kiyohara write_miscreg(ARMADAXP_MISC_SSRR, ARMADAXP_MISC_SSRR_GLOBALSOFTRST);
215 1.24 kiyohara
216 1.24 kiyohara while (1);
217 1.24 kiyohara
218 1.24 kiyohara /*NOTREACHED*/
219 1.24 kiyohara }
220 1.32 hsuenaga
221 1.32 hsuenaga static void
222 1.32 hsuenaga armadaxp_fixup_mbus(int memtag, int iotag)
223 1.32 hsuenaga {
224 1.32 hsuenaga /* force set SoC default parameters */
225 1.32 hsuenaga armadaxp_init_mbus();
226 1.32 hsuenaga
227 1.32 hsuenaga /* set marvell common PEX params */
228 1.32 hsuenaga marvell_fixup_mbus_pex(memtag, iotag);
229 1.32 hsuenaga
230 1.32 hsuenaga /* other configurations? */
231 1.32 hsuenaga }
232 1.24 kiyohara #endif
233 1.24 kiyohara
234 1.1 kiyohara
235 1.29 kiyohara static inline pd_entry_t *
236 1.1 kiyohara read_ttb(void)
237 1.1 kiyohara {
238 1.1 kiyohara
239 1.29 kiyohara return (pd_entry_t *)(armreg_ttbr_read() & ~((1<<14)-1));
240 1.1 kiyohara }
241 1.1 kiyohara
242 1.1 kiyohara /*
243 1.1 kiyohara * Static device mappings. These peripheral registers are mapped at
244 1.1 kiyohara * fixed virtual addresses very early in initarm() so that we can use
245 1.1 kiyohara * them while booting the kernel, and stay at the same address
246 1.1 kiyohara * throughout whole kernel's life time.
247 1.1 kiyohara *
248 1.1 kiyohara * We use this table twice; once with bootstrap page table, and once
249 1.1 kiyohara * with kernel's page table which we build up in initarm().
250 1.1 kiyohara *
251 1.1 kiyohara * Since we map these registers into the bootstrap page table using
252 1.1 kiyohara * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
253 1.1 kiyohara * registers segment-aligned and segment-rounded in order to avoid
254 1.1 kiyohara * using the 2nd page tables.
255 1.1 kiyohara */
256 1.1 kiyohara #define _A(a) ((a) & ~L1_S_OFFSET)
257 1.1 kiyohara #define _S(s) (((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
258 1.1 kiyohara
259 1.22 kiyohara static struct pmap_devmap marvell_devmap[] = {
260 1.1 kiyohara {
261 1.1 kiyohara MARVELL_INTERREGS_VBASE,
262 1.1 kiyohara _A(MARVELL_INTERREGS_PBASE),
263 1.1 kiyohara _S(MARVELL_INTERREGS_SIZE),
264 1.1 kiyohara VM_PROT_READ|VM_PROT_WRITE,
265 1.1 kiyohara PTE_NOCACHE,
266 1.1 kiyohara },
267 1.1 kiyohara
268 1.1 kiyohara { 0, 0, 0, 0, 0 }
269 1.1 kiyohara };
270 1.1 kiyohara
271 1.4 jakllsch extern uint32_t *u_boot_args[];
272 1.1 kiyohara
273 1.1 kiyohara /*
274 1.1 kiyohara * u_int initarm(...)
275 1.1 kiyohara *
276 1.1 kiyohara * Initial entry point on startup. This gets called before main() is
277 1.1 kiyohara * entered.
278 1.1 kiyohara * It should be responsible for setting up everything that must be
279 1.1 kiyohara * in place when main is called.
280 1.1 kiyohara * This includes
281 1.1 kiyohara * Taking a copy of the boot configuration structure.
282 1.1 kiyohara * Initialising the physical console so characters can be printed.
283 1.1 kiyohara * Setting up page tables for the kernel
284 1.1 kiyohara * Relocating the kernel to the bottom of physical memory
285 1.1 kiyohara */
286 1.1 kiyohara u_int
287 1.1 kiyohara initarm(void *arg)
288 1.1 kiyohara {
289 1.32 hsuenaga int cs, cs_end, memtag = 0, iotag = 0;
290 1.1 kiyohara
291 1.14 matt mvsoc_bootstrap(MARVELL_INTERREGS_VBASE);
292 1.14 matt
293 1.23 kiyohara /*
294 1.23 kiyohara * Heads up ... Setup the CPU / MMU / TLB functions
295 1.23 kiyohara */
296 1.23 kiyohara if (set_cpufuncs())
297 1.23 kiyohara panic("cpu not recognized!");
298 1.23 kiyohara
299 1.1 kiyohara /* map some peripheral registers */
300 1.1 kiyohara pmap_devmap_bootstrap((vaddr_t)read_ttb(), marvell_devmap);
301 1.1 kiyohara
302 1.22 kiyohara /*
303 1.22 kiyohara * U-Boot doesn't use the virtual memory.
304 1.22 kiyohara *
305 1.22 kiyohara * Physical Address Range Description
306 1.22 kiyohara * ----------------------- ----------------------------------
307 1.22 kiyohara * 0x00000000 - 0x0fffffff SDRAM Bank 0 (max 256MB)
308 1.22 kiyohara * 0x10000000 - 0x1fffffff SDRAM Bank 1 (max 256MB)
309 1.22 kiyohara * 0x20000000 - 0x2fffffff SDRAM Bank 2 (max 256MB)
310 1.22 kiyohara * 0x30000000 - 0x3fffffff SDRAM Bank 3 (max 256MB)
311 1.22 kiyohara * 0xf1000000 - 0xf10fffff SoC Internal Registers
312 1.22 kiyohara */
313 1.22 kiyohara
314 1.22 kiyohara cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
315 1.22 kiyohara
316 1.1 kiyohara /* Get ready for splfoo() */
317 1.1 kiyohara switch (mvsoc_model()) {
318 1.1 kiyohara #ifdef ORION
319 1.1 kiyohara case MARVELL_ORION_1_88F1181:
320 1.1 kiyohara case MARVELL_ORION_1_88F5082:
321 1.1 kiyohara case MARVELL_ORION_1_88F5180N:
322 1.1 kiyohara case MARVELL_ORION_1_88F5181:
323 1.1 kiyohara case MARVELL_ORION_1_88F5182:
324 1.1 kiyohara case MARVELL_ORION_1_88F6082:
325 1.1 kiyohara case MARVELL_ORION_1_88F6183:
326 1.1 kiyohara case MARVELL_ORION_1_88W8660:
327 1.1 kiyohara case MARVELL_ORION_2_88F1281:
328 1.1 kiyohara case MARVELL_ORION_2_88F5281:
329 1.25 kiyohara cpu_reset_address = marvell_system_reset;
330 1.24 kiyohara
331 1.1 kiyohara orion_intr_bootstrap();
332 1.1 kiyohara
333 1.1 kiyohara memtag = ORION_TAG_PEX0_MEM;
334 1.1 kiyohara iotag = ORION_TAG_PEX0_IO;
335 1.1 kiyohara nwindow = ORION_MLMB_NWINDOW;
336 1.1 kiyohara nremap = ORION_MLMB_NREMAP;
337 1.1 kiyohara
338 1.28 kiyohara cs = MARVELL_TAG_SDRAM_CS0;
339 1.28 kiyohara cs_end = MARVELL_TAG_SDRAM_CS3;
340 1.28 kiyohara
341 1.1 kiyohara orion_getclks(MARVELL_INTERREGS_VBASE);
342 1.32 hsuenaga marvell_fixup_mbus(memtag, iotag);
343 1.1 kiyohara break;
344 1.1 kiyohara #endif /* ORION */
345 1.1 kiyohara
346 1.1 kiyohara #ifdef KIRKWOOD
347 1.1 kiyohara case MARVELL_KIRKWOOD_88F6180:
348 1.1 kiyohara case MARVELL_KIRKWOOD_88F6192:
349 1.1 kiyohara case MARVELL_KIRKWOOD_88F6281:
350 1.9 kiyohara case MARVELL_KIRKWOOD_88F6282:
351 1.25 kiyohara cpu_reset_address = marvell_system_reset;
352 1.24 kiyohara
353 1.1 kiyohara kirkwood_intr_bootstrap();
354 1.1 kiyohara
355 1.1 kiyohara memtag = KIRKWOOD_TAG_PEX_MEM;
356 1.1 kiyohara iotag = KIRKWOOD_TAG_PEX_IO;
357 1.1 kiyohara nwindow = KIRKWOOD_MLMB_NWINDOW;
358 1.1 kiyohara nremap = KIRKWOOD_MLMB_NREMAP;
359 1.1 kiyohara
360 1.28 kiyohara cs = MARVELL_TAG_SDRAM_CS0;
361 1.28 kiyohara cs_end = MARVELL_TAG_SDRAM_CS3;
362 1.28 kiyohara
363 1.1 kiyohara kirkwood_getclks(MARVELL_INTERREGS_VBASE);
364 1.26 kiyohara mvsoc_clkgating = kirkwood_clkgating;
365 1.32 hsuenaga marvell_fixup_mbus(memtag, iotag);
366 1.1 kiyohara break;
367 1.1 kiyohara #endif /* KIRKWOOD */
368 1.1 kiyohara
369 1.1 kiyohara #ifdef MV78XX0
370 1.1 kiyohara case MARVELL_MV78XX0_MV78100:
371 1.1 kiyohara case MARVELL_MV78XX0_MV78200:
372 1.25 kiyohara cpu_reset_address = marvell_system_reset;
373 1.24 kiyohara
374 1.1 kiyohara mv78xx0_intr_bootstrap();
375 1.1 kiyohara
376 1.22 kiyohara memtag = MV78XX0_TAG_PEX0_MEM;
377 1.22 kiyohara iotag = MV78XX0_TAG_PEX0_IO;
378 1.1 kiyohara nwindow = MV78XX0_MLMB_NWINDOW;
379 1.1 kiyohara nremap = MV78XX0_MLMB_NREMAP;
380 1.1 kiyohara
381 1.28 kiyohara cs = MARVELL_TAG_SDRAM_CS0;
382 1.28 kiyohara cs_end = MARVELL_TAG_SDRAM_CS3;
383 1.28 kiyohara
384 1.1 kiyohara mv78xx0_getclks(MARVELL_INTERREGS_VBASE);
385 1.32 hsuenaga marvell_fixup_mbus(memtag, iotag);
386 1.1 kiyohara break;
387 1.1 kiyohara #endif /* MV78XX0 */
388 1.1 kiyohara
389 1.22 kiyohara #ifdef ARMADAXP
390 1.22 kiyohara case MARVELL_ARMADAXP_MV78130:
391 1.22 kiyohara case MARVELL_ARMADAXP_MV78160:
392 1.22 kiyohara case MARVELL_ARMADAXP_MV78230:
393 1.22 kiyohara case MARVELL_ARMADAXP_MV78260:
394 1.22 kiyohara case MARVELL_ARMADAXP_MV78460:
395 1.25 kiyohara cpu_reset_address = armadaxp_system_reset;
396 1.24 kiyohara
397 1.22 kiyohara armadaxp_intr_bootstrap(MARVELL_INTERREGS_PBASE);
398 1.22 kiyohara
399 1.22 kiyohara memtag = ARMADAXP_TAG_PEX00_MEM;
400 1.22 kiyohara iotag = ARMADAXP_TAG_PEX00_IO;
401 1.22 kiyohara nwindow = ARMADAXP_MLMB_NWINDOW;
402 1.22 kiyohara nremap = ARMADAXP_MLMB_NREMAP;
403 1.22 kiyohara
404 1.28 kiyohara cs = MARVELL_TAG_DDR3_CS0;
405 1.28 kiyohara cs_end = MARVELL_TAG_DDR3_CS3;
406 1.28 kiyohara
407 1.25 kiyohara extern vaddr_t misc_base;
408 1.25 kiyohara misc_base = MARVELL_INTERREGS_VBASE + ARMADAXP_MISC_BASE;
409 1.22 kiyohara armadaxp_getclks();
410 1.26 kiyohara mvsoc_clkgating = armadaxp_clkgating;
411 1.32 hsuenaga armadaxp_fixup_mbus(memtag, iotag);
412 1.22 kiyohara
413 1.22 kiyohara #ifdef L2CACHE_ENABLE
414 1.22 kiyohara /* Initialize L2 Cache */
415 1.31 hsuenaga armadaxp_l2_init(MARVELL_INTERREGS_PBASE);
416 1.22 kiyohara #endif
417 1.25 kiyohara
418 1.22 kiyohara #ifdef AURORA_IO_CACHE_COHERENCY
419 1.22 kiyohara /* Initialize cache coherency */
420 1.22 kiyohara armadaxp_io_coherency_init();
421 1.22 kiyohara #endif
422 1.22 kiyohara break;
423 1.28 kiyohara
424 1.28 kiyohara case MARVELL_ARMADA370_MV6707:
425 1.28 kiyohara case MARVELL_ARMADA370_MV6710:
426 1.28 kiyohara case MARVELL_ARMADA370_MV6W11:
427 1.28 kiyohara cpu_reset_address = armadaxp_system_reset;
428 1.28 kiyohara
429 1.28 kiyohara armadaxp_intr_bootstrap(MARVELL_INTERREGS_PBASE);
430 1.28 kiyohara
431 1.28 kiyohara memtag = ARMADAXP_TAG_PEX00_MEM;
432 1.28 kiyohara iotag = ARMADAXP_TAG_PEX00_IO;
433 1.28 kiyohara nwindow = ARMADAXP_MLMB_NWINDOW;
434 1.28 kiyohara nremap = ARMADAXP_MLMB_NREMAP;
435 1.28 kiyohara
436 1.28 kiyohara cs = MARVELL_TAG_DDR3_CS0;
437 1.28 kiyohara cs_end = MARVELL_TAG_DDR3_CS3;
438 1.28 kiyohara
439 1.28 kiyohara extern vaddr_t misc_base;
440 1.28 kiyohara misc_base = MARVELL_INTERREGS_VBASE + ARMADAXP_MISC_BASE;
441 1.28 kiyohara armada370_getclks();
442 1.28 kiyohara mvsoc_clkgating = armadaxp_clkgating;
443 1.32 hsuenaga armadaxp_fixup_mbus(memtag, iotag);
444 1.28 kiyohara
445 1.28 kiyohara #ifdef L2CACHE_ENABLE
446 1.28 kiyohara /* Initialize L2 Cache */
447 1.32 hsuenaga (void)armadaxp_l2_init(MARVELL_INTERREGS_PBASE);
448 1.28 kiyohara #endif
449 1.28 kiyohara
450 1.28 kiyohara #ifdef AURORA_IO_CACHE_COHERENCY
451 1.28 kiyohara /* Initialize cache coherency */
452 1.28 kiyohara armadaxp_io_coherency_init();
453 1.28 kiyohara #endif
454 1.28 kiyohara break;
455 1.22 kiyohara #endif /* ARMADAXP */
456 1.22 kiyohara
457 1.1 kiyohara default:
458 1.1 kiyohara /* We can't output console here yet... */
459 1.1 kiyohara panic("unknown model...\n");
460 1.1 kiyohara
461 1.1 kiyohara /* NOTREACHED */
462 1.1 kiyohara }
463 1.1 kiyohara
464 1.23 kiyohara consinit();
465 1.23 kiyohara
466 1.23 kiyohara /* Talk to the user */
467 1.23 kiyohara #ifndef EVBARM_BOARDTYPE
468 1.23 kiyohara #define EVBARM_BOARDTYPE Marvell
469 1.23 kiyohara #endif
470 1.23 kiyohara #define BDSTR(s) _BDSTR(s)
471 1.23 kiyohara #define _BDSTR(s) #s
472 1.23 kiyohara printf("\nNetBSD/evbarm (" BDSTR(EVBARM_BOARDTYPE) ") booting ...\n");
473 1.23 kiyohara
474 1.12 kiyohara /* copy command line U-Boot gave us, if args is valid. */
475 1.12 kiyohara if (u_boot_args[3] != 0) /* XXXXX: need more check?? */
476 1.12 kiyohara strncpy(bootargs, (char *)u_boot_args[3], sizeof(bootargs));
477 1.4 jakllsch
478 1.1 kiyohara #ifdef VERBOSE_INIT_ARM
479 1.1 kiyohara printf("initarm: Configuring system ...\n");
480 1.1 kiyohara #endif
481 1.1 kiyohara
482 1.1 kiyohara bootconfig.dramblocks = 0;
483 1.21 matt paddr_t segment_end;
484 1.21 matt segment_end = physmem = 0;
485 1.28 kiyohara for ( ; cs <= cs_end; cs++) {
486 1.32 hsuenaga uint32_t target, attr, base, size;
487 1.32 hsuenaga
488 1.1 kiyohara mvsoc_target(cs, &target, &attr, &base, &size);
489 1.1 kiyohara if (size == 0)
490 1.1 kiyohara continue;
491 1.1 kiyohara
492 1.1 kiyohara bootconfig.dram[bootconfig.dramblocks].address = base;
493 1.1 kiyohara bootconfig.dram[bootconfig.dramblocks].pages = size / PAGE_SIZE;
494 1.1 kiyohara
495 1.21 matt if (base != segment_end)
496 1.1 kiyohara panic("memory hole not support");
497 1.1 kiyohara
498 1.21 matt segment_end += size;
499 1.1 kiyohara physmem += size / PAGE_SIZE;
500 1.1 kiyohara
501 1.1 kiyohara bootconfig.dramblocks++;
502 1.1 kiyohara }
503 1.1 kiyohara
504 1.30 kiyohara #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
505 1.30 kiyohara const bool mapallmem_p = true;
506 1.30 kiyohara #else
507 1.30 kiyohara const bool mapallmem_p = false;
508 1.30 kiyohara #endif
509 1.30 kiyohara
510 1.21 matt arm32_bootmem_init(0, segment_end, (uintptr_t) KERNEL_BASE_phys);
511 1.19 matt arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_HIGH, 0,
512 1.30 kiyohara marvell_devmap, mapallmem_p);
513 1.1 kiyohara
514 1.1 kiyohara /* we've a specific device_register routine */
515 1.1 kiyohara evbarm_device_register = marvell_device_register;
516 1.1 kiyohara
517 1.20 msaitoh /* parse bootargs from U-Boot */
518 1.20 msaitoh boot_args = bootargs;
519 1.20 msaitoh parse_mi_bootargs(boot_args);
520 1.20 msaitoh
521 1.17 matt return initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE, NULL, 0);
522 1.1 kiyohara }
523 1.1 kiyohara
524 1.1 kiyohara void
525 1.1 kiyohara consinit(void)
526 1.1 kiyohara {
527 1.1 kiyohara static int consinit_called = 0;
528 1.1 kiyohara
529 1.1 kiyohara if (consinit_called != 0)
530 1.1 kiyohara return;
531 1.1 kiyohara
532 1.1 kiyohara consinit_called = 1;
533 1.1 kiyohara
534 1.1 kiyohara #if NCOM > 0
535 1.1 kiyohara {
536 1.1 kiyohara extern int mvuart_cnattach(bus_space_tag_t, bus_addr_t, int,
537 1.1 kiyohara uint32_t, int);
538 1.1 kiyohara
539 1.25 kiyohara if (mvuart_cnattach(&mvsoc_bs_tag,
540 1.22 kiyohara MARVELL_INTERREGS_PBASE + MVSOC_COM0_BASE,
541 1.1 kiyohara comcnspeed, mvTclk, comcnmode))
542 1.1 kiyohara panic("can't init serial console");
543 1.1 kiyohara }
544 1.1 kiyohara #else
545 1.1 kiyohara panic("serial console not configured");
546 1.1 kiyohara #endif
547 1.1 kiyohara }
548 1.1 kiyohara
549 1.1 kiyohara
550 1.1 kiyohara static void
551 1.1 kiyohara marvell_device_register(device_t dev, void *aux)
552 1.1 kiyohara {
553 1.1 kiyohara prop_dictionary_t dict = device_properties(dev);
554 1.1 kiyohara
555 1.1 kiyohara #if NCOM > 0
556 1.1 kiyohara if (device_is_a(dev, "com") &&
557 1.1 kiyohara device_is_a(device_parent(dev), "mvsoc"))
558 1.1 kiyohara prop_dictionary_set_uint32(dict, "frequency", mvTclk);
559 1.1 kiyohara #endif
560 1.22 kiyohara
561 1.13 kiyohara if (device_is_a(dev, "gtidmac"))
562 1.1 kiyohara prop_dictionary_set_uint32(dict,
563 1.1 kiyohara "dmb_speed", mvTclk * sizeof(uint32_t)); /* XXXXXX */
564 1.22 kiyohara
565 1.1 kiyohara #if NGTPCI > 0 && defined(ORION)
566 1.1 kiyohara if (device_is_a(dev, "gtpci")) {
567 1.1 kiyohara extern struct bus_space
568 1.1 kiyohara orion_pci_io_bs_tag, orion_pci_mem_bs_tag;
569 1.1 kiyohara extern struct arm32_pci_chipset arm32_gtpci_chipset;
570 1.1 kiyohara
571 1.1 kiyohara prop_data_t io_bs_tag, mem_bs_tag, pc;
572 1.1 kiyohara prop_array_t int2gpp;
573 1.1 kiyohara prop_number_t gpp;
574 1.1 kiyohara uint64_t start, end;
575 1.1 kiyohara int i, j;
576 1.1 kiyohara static struct {
577 1.1 kiyohara const char *boardtype;
578 1.1 kiyohara int pin[PCI_INTERRUPT_PIN_MAX];
579 1.1 kiyohara } hints[] = {
580 1.1 kiyohara { "kuronas_x4",
581 1.1 kiyohara { 11, PCI_INTERRUPT_PIN_NONE } },
582 1.1 kiyohara
583 1.1 kiyohara { NULL,
584 1.1 kiyohara { PCI_INTERRUPT_PIN_NONE } },
585 1.1 kiyohara };
586 1.1 kiyohara
587 1.1 kiyohara arm32_gtpci_chipset.pc_conf_v = device_private(dev);
588 1.1 kiyohara arm32_gtpci_chipset.pc_intr_v = device_private(dev);
589 1.1 kiyohara
590 1.1 kiyohara io_bs_tag = prop_data_create_data_nocopy(
591 1.1 kiyohara &orion_pci_io_bs_tag, sizeof(struct bus_space));
592 1.1 kiyohara KASSERT(io_bs_tag != NULL);
593 1.1 kiyohara prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
594 1.1 kiyohara prop_object_release(io_bs_tag);
595 1.1 kiyohara mem_bs_tag = prop_data_create_data_nocopy(
596 1.1 kiyohara &orion_pci_mem_bs_tag, sizeof(struct bus_space));
597 1.1 kiyohara KASSERT(mem_bs_tag != NULL);
598 1.1 kiyohara prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
599 1.1 kiyohara prop_object_release(mem_bs_tag);
600 1.1 kiyohara
601 1.1 kiyohara pc = prop_data_create_data_nocopy(&arm32_gtpci_chipset,
602 1.1 kiyohara sizeof(struct arm32_pci_chipset));
603 1.1 kiyohara KASSERT(pc != NULL);
604 1.1 kiyohara prop_dictionary_set(dict, "pci-chipset", pc);
605 1.1 kiyohara prop_object_release(pc);
606 1.1 kiyohara
607 1.1 kiyohara marvell_startend_by_tag(ORION_TAG_PCI_IO, &start, &end);
608 1.1 kiyohara prop_dictionary_set_uint64(dict, "iostart", start);
609 1.1 kiyohara prop_dictionary_set_uint64(dict, "ioend", end);
610 1.1 kiyohara marvell_startend_by_tag(ORION_TAG_PCI_MEM, &start, &end);
611 1.1 kiyohara prop_dictionary_set_uint64(dict, "memstart", start);
612 1.1 kiyohara prop_dictionary_set_uint64(dict, "memend", end);
613 1.1 kiyohara prop_dictionary_set_uint32(dict,
614 1.1 kiyohara "cache-line-size", arm_dcache_align);
615 1.1 kiyohara
616 1.1 kiyohara /* Setup the hint for interrupt-pin. */
617 1.1 kiyohara #define BDSTR(s) _BDSTR(s)
618 1.1 kiyohara #define _BDSTR(s) #s
619 1.1 kiyohara #define THIS_BOARD(str) (strcmp(str, BDSTR(EVBARM_BOARDTYPE)) == 0)
620 1.1 kiyohara for (i = 0; hints[i].boardtype != NULL; i++)
621 1.1 kiyohara if (THIS_BOARD(hints[i].boardtype))
622 1.1 kiyohara break;
623 1.1 kiyohara if (hints[i].boardtype == NULL)
624 1.1 kiyohara return;
625 1.1 kiyohara
626 1.1 kiyohara int2gpp =
627 1.1 kiyohara prop_array_create_with_capacity(PCI_INTERRUPT_PIN_MAX + 1);
628 1.1 kiyohara
629 1.1 kiyohara /* first set dummy */
630 1.1 kiyohara gpp = prop_number_create_integer(0);
631 1.1 kiyohara prop_array_add(int2gpp, gpp);
632 1.1 kiyohara prop_object_release(gpp);
633 1.1 kiyohara
634 1.1 kiyohara for (j = 0; hints[i].pin[j] != PCI_INTERRUPT_PIN_NONE; j++) {
635 1.1 kiyohara gpp = prop_number_create_integer(hints[i].pin[j]);
636 1.1 kiyohara prop_array_add(int2gpp, gpp);
637 1.1 kiyohara prop_object_release(gpp);
638 1.1 kiyohara }
639 1.1 kiyohara prop_dictionary_set(dict, "int2gpp", int2gpp);
640 1.1 kiyohara }
641 1.1 kiyohara #endif /* NGTPCI > 0 && defined(ORION) */
642 1.22 kiyohara
643 1.1 kiyohara #if NMVPEX > 0
644 1.1 kiyohara if (device_is_a(dev, "mvpex")) {
645 1.1 kiyohara #ifdef ORION
646 1.1 kiyohara extern struct bus_space
647 1.1 kiyohara orion_pex0_io_bs_tag, orion_pex0_mem_bs_tag,
648 1.1 kiyohara orion_pex1_io_bs_tag, orion_pex1_mem_bs_tag;
649 1.1 kiyohara #endif
650 1.1 kiyohara #ifdef KIRKWOOD
651 1.1 kiyohara extern struct bus_space
652 1.9 kiyohara kirkwood_pex_io_bs_tag, kirkwood_pex_mem_bs_tag,
653 1.9 kiyohara kirkwood_pex1_io_bs_tag, kirkwood_pex1_mem_bs_tag;
654 1.1 kiyohara #endif
655 1.22 kiyohara #ifdef ARMADAXP
656 1.22 kiyohara extern struct bus_space
657 1.22 kiyohara armadaxp_pex00_io_bs_tag, armadaxp_pex00_mem_bs_tag,
658 1.22 kiyohara armadaxp_pex01_io_bs_tag, armadaxp_pex01_mem_bs_tag,
659 1.22 kiyohara armadaxp_pex02_io_bs_tag, armadaxp_pex02_mem_bs_tag,
660 1.22 kiyohara armadaxp_pex03_io_bs_tag, armadaxp_pex03_mem_bs_tag,
661 1.22 kiyohara armadaxp_pex2_io_bs_tag, armadaxp_pex2_mem_bs_tag,
662 1.22 kiyohara armadaxp_pex3_io_bs_tag, armadaxp_pex3_mem_bs_tag;
663 1.22 kiyohara int i;
664 1.22 kiyohara #endif
665 1.22 kiyohara extern struct arm32_pci_chipset
666 1.22 kiyohara arm32_mvpex0_chipset, arm32_mvpex1_chipset;
667 1.1 kiyohara
668 1.1 kiyohara struct marvell_attach_args *mva = aux;
669 1.1 kiyohara struct bus_space *mvpex_io_bs_tag, *mvpex_mem_bs_tag;
670 1.1 kiyohara struct arm32_pci_chipset *arm32_mvpex_chipset;
671 1.1 kiyohara prop_data_t io_bs_tag, mem_bs_tag, pc;
672 1.1 kiyohara uint64_t start, end;
673 1.1 kiyohara int iotag, memtag;
674 1.1 kiyohara
675 1.1 kiyohara switch (mvsoc_model()) {
676 1.1 kiyohara #ifdef ORION
677 1.1 kiyohara case MARVELL_ORION_1_88F5180N:
678 1.1 kiyohara case MARVELL_ORION_1_88F5181:
679 1.1 kiyohara case MARVELL_ORION_1_88F5182:
680 1.1 kiyohara case MARVELL_ORION_1_88W8660:
681 1.1 kiyohara case MARVELL_ORION_2_88F5281:
682 1.1 kiyohara if (mva->mva_offset == MVSOC_PEX_BASE) {
683 1.1 kiyohara mvpex_io_bs_tag = &orion_pex0_io_bs_tag;
684 1.1 kiyohara mvpex_mem_bs_tag = &orion_pex0_mem_bs_tag;
685 1.1 kiyohara arm32_mvpex_chipset = &arm32_mvpex0_chipset;
686 1.1 kiyohara iotag = ORION_TAG_PEX0_IO;
687 1.1 kiyohara memtag = ORION_TAG_PEX0_MEM;
688 1.1 kiyohara } else {
689 1.1 kiyohara mvpex_io_bs_tag = &orion_pex1_io_bs_tag;
690 1.1 kiyohara mvpex_mem_bs_tag = &orion_pex1_mem_bs_tag;
691 1.1 kiyohara arm32_mvpex_chipset = &arm32_mvpex1_chipset;
692 1.1 kiyohara iotag = ORION_TAG_PEX1_IO;
693 1.1 kiyohara memtag = ORION_TAG_PEX1_MEM;
694 1.1 kiyohara }
695 1.1 kiyohara break;
696 1.1 kiyohara #endif
697 1.1 kiyohara
698 1.1 kiyohara #ifdef KIRKWOOD
699 1.9 kiyohara case MARVELL_KIRKWOOD_88F6282:
700 1.9 kiyohara if (mva->mva_offset != MVSOC_PEX_BASE) {
701 1.9 kiyohara mvpex_io_bs_tag = &kirkwood_pex1_io_bs_tag;
702 1.9 kiyohara mvpex_mem_bs_tag = &kirkwood_pex1_mem_bs_tag;
703 1.9 kiyohara arm32_mvpex_chipset = &arm32_mvpex1_chipset;
704 1.9 kiyohara iotag = KIRKWOOD_TAG_PEX1_IO;
705 1.9 kiyohara memtag = KIRKWOOD_TAG_PEX1_MEM;
706 1.9 kiyohara break;
707 1.9 kiyohara }
708 1.9 kiyohara
709 1.9 kiyohara /* FALLTHROUGH */
710 1.9 kiyohara
711 1.1 kiyohara case MARVELL_KIRKWOOD_88F6180:
712 1.1 kiyohara case MARVELL_KIRKWOOD_88F6192:
713 1.1 kiyohara case MARVELL_KIRKWOOD_88F6281:
714 1.1 kiyohara mvpex_io_bs_tag = &kirkwood_pex_io_bs_tag;
715 1.1 kiyohara mvpex_mem_bs_tag = &kirkwood_pex_mem_bs_tag;
716 1.1 kiyohara arm32_mvpex_chipset = &arm32_mvpex0_chipset;
717 1.1 kiyohara iotag = KIRKWOOD_TAG_PEX_IO;
718 1.1 kiyohara memtag = KIRKWOOD_TAG_PEX_MEM;
719 1.1 kiyohara break;
720 1.1 kiyohara #endif
721 1.1 kiyohara
722 1.22 kiyohara #ifdef ARMADAXP
723 1.22 kiyohara case MARVELL_ARMADAXP_MV78130:
724 1.22 kiyohara case MARVELL_ARMADAXP_MV78160:
725 1.22 kiyohara case MARVELL_ARMADAXP_MV78230:
726 1.22 kiyohara case MARVELL_ARMADAXP_MV78260:
727 1.22 kiyohara case MARVELL_ARMADAXP_MV78460:
728 1.28 kiyohara
729 1.28 kiyohara case MARVELL_ARMADA370_MV6707:
730 1.28 kiyohara case MARVELL_ARMADA370_MV6710:
731 1.28 kiyohara case MARVELL_ARMADA370_MV6W11:
732 1.22 kiyohara {
733 1.22 kiyohara extern struct arm32_pci_chipset
734 1.22 kiyohara arm32_mvpex2_chipset, arm32_mvpex3_chipset,
735 1.22 kiyohara arm32_mvpex4_chipset, arm32_mvpex5_chipset;
736 1.22 kiyohara const struct {
737 1.22 kiyohara bus_size_t offset;
738 1.22 kiyohara struct bus_space *io_bs_tag;
739 1.22 kiyohara struct bus_space *mem_bs_tag;
740 1.22 kiyohara struct arm32_pci_chipset *chipset;
741 1.22 kiyohara int iotag;
742 1.22 kiyohara int memtag;
743 1.22 kiyohara } mvpex_tags[] = {
744 1.22 kiyohara { MVSOC_PEX_BASE,
745 1.22 kiyohara &armadaxp_pex00_io_bs_tag,
746 1.22 kiyohara &armadaxp_pex00_mem_bs_tag,
747 1.22 kiyohara &arm32_mvpex0_chipset,
748 1.22 kiyohara ARMADAXP_TAG_PEX00_IO,
749 1.22 kiyohara ARMADAXP_TAG_PEX00_MEM },
750 1.22 kiyohara
751 1.22 kiyohara { ARMADAXP_PEX01_BASE,
752 1.22 kiyohara &armadaxp_pex01_io_bs_tag,
753 1.22 kiyohara &armadaxp_pex01_mem_bs_tag,
754 1.22 kiyohara &arm32_mvpex1_chipset,
755 1.22 kiyohara ARMADAXP_TAG_PEX01_IO,
756 1.22 kiyohara ARMADAXP_TAG_PEX01_MEM },
757 1.22 kiyohara
758 1.22 kiyohara { ARMADAXP_PEX02_BASE,
759 1.22 kiyohara &armadaxp_pex02_io_bs_tag,
760 1.22 kiyohara &armadaxp_pex02_mem_bs_tag,
761 1.22 kiyohara &arm32_mvpex2_chipset,
762 1.22 kiyohara ARMADAXP_TAG_PEX02_IO,
763 1.22 kiyohara ARMADAXP_TAG_PEX02_MEM },
764 1.22 kiyohara
765 1.22 kiyohara { ARMADAXP_PEX03_BASE,
766 1.22 kiyohara &armadaxp_pex03_io_bs_tag,
767 1.22 kiyohara &armadaxp_pex03_mem_bs_tag,
768 1.22 kiyohara &arm32_mvpex3_chipset,
769 1.22 kiyohara ARMADAXP_TAG_PEX03_IO,
770 1.22 kiyohara ARMADAXP_TAG_PEX03_MEM },
771 1.22 kiyohara
772 1.22 kiyohara { ARMADAXP_PEX2_BASE,
773 1.22 kiyohara &armadaxp_pex2_io_bs_tag,
774 1.22 kiyohara &armadaxp_pex2_mem_bs_tag,
775 1.22 kiyohara &arm32_mvpex4_chipset,
776 1.22 kiyohara ARMADAXP_TAG_PEX2_IO,
777 1.22 kiyohara ARMADAXP_TAG_PEX2_MEM },
778 1.22 kiyohara
779 1.22 kiyohara { ARMADAXP_PEX3_BASE,
780 1.22 kiyohara &armadaxp_pex3_io_bs_tag,
781 1.22 kiyohara &armadaxp_pex3_mem_bs_tag,
782 1.22 kiyohara &arm32_mvpex5_chipset,
783 1.22 kiyohara ARMADAXP_TAG_PEX3_IO,
784 1.22 kiyohara ARMADAXP_TAG_PEX3_MEM },
785 1.22 kiyohara
786 1.22 kiyohara { 0, 0, 0, 0, 0 },
787 1.22 kiyohara };
788 1.22 kiyohara
789 1.22 kiyohara for (i = 0; mvpex_tags[i].offset != 0; i++) {
790 1.22 kiyohara if (mva->mva_offset != mvpex_tags[i].offset)
791 1.22 kiyohara continue;
792 1.22 kiyohara break;
793 1.22 kiyohara }
794 1.22 kiyohara if (mvpex_tags[i].offset == 0)
795 1.22 kiyohara return;
796 1.22 kiyohara mvpex_io_bs_tag = mvpex_tags[i].io_bs_tag;
797 1.22 kiyohara mvpex_mem_bs_tag = mvpex_tags[i].mem_bs_tag;
798 1.22 kiyohara arm32_mvpex_chipset = mvpex_tags[i].chipset;
799 1.22 kiyohara iotag = mvpex_tags[i].iotag;
800 1.22 kiyohara memtag = mvpex_tags[i].memtag;
801 1.22 kiyohara break;
802 1.22 kiyohara }
803 1.22 kiyohara #endif
804 1.22 kiyohara
805 1.1 kiyohara default:
806 1.1 kiyohara return;
807 1.1 kiyohara }
808 1.1 kiyohara
809 1.1 kiyohara arm32_mvpex_chipset->pc_conf_v = device_private(dev);
810 1.1 kiyohara arm32_mvpex_chipset->pc_intr_v = device_private(dev);
811 1.1 kiyohara
812 1.1 kiyohara io_bs_tag = prop_data_create_data_nocopy(
813 1.1 kiyohara mvpex_io_bs_tag, sizeof(struct bus_space));
814 1.1 kiyohara KASSERT(io_bs_tag != NULL);
815 1.1 kiyohara prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
816 1.1 kiyohara prop_object_release(io_bs_tag);
817 1.1 kiyohara mem_bs_tag = prop_data_create_data_nocopy(
818 1.1 kiyohara mvpex_mem_bs_tag, sizeof(struct bus_space));
819 1.1 kiyohara KASSERT(mem_bs_tag != NULL);
820 1.1 kiyohara prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
821 1.1 kiyohara prop_object_release(mem_bs_tag);
822 1.1 kiyohara
823 1.1 kiyohara pc = prop_data_create_data_nocopy(arm32_mvpex_chipset,
824 1.1 kiyohara sizeof(struct arm32_pci_chipset));
825 1.1 kiyohara KASSERT(pc != NULL);
826 1.1 kiyohara prop_dictionary_set(dict, "pci-chipset", pc);
827 1.1 kiyohara prop_object_release(pc);
828 1.1 kiyohara
829 1.1 kiyohara marvell_startend_by_tag(iotag, &start, &end);
830 1.1 kiyohara prop_dictionary_set_uint64(dict, "iostart", start);
831 1.1 kiyohara prop_dictionary_set_uint64(dict, "ioend", end);
832 1.1 kiyohara marvell_startend_by_tag(memtag, &start, &end);
833 1.1 kiyohara prop_dictionary_set_uint64(dict, "memstart", start);
834 1.1 kiyohara prop_dictionary_set_uint64(dict, "memend", end);
835 1.1 kiyohara prop_dictionary_set_uint32(dict,
836 1.1 kiyohara "cache-line-size", arm_dcache_align);
837 1.1 kiyohara }
838 1.1 kiyohara #endif
839 1.1 kiyohara }
840 1.1 kiyohara
841 1.1 kiyohara #if NGTPCI > 0 || NMVPEX > 0
842 1.1 kiyohara static void
843 1.1 kiyohara marvell_startend_by_tag(int tag, uint64_t *start, uint64_t *end)
844 1.1 kiyohara {
845 1.1 kiyohara uint32_t base, size;
846 1.1 kiyohara int win;
847 1.1 kiyohara
848 1.1 kiyohara win = mvsoc_target(tag, NULL, NULL, &base, &size);
849 1.1 kiyohara if (size != 0) {
850 1.1 kiyohara if (win < nremap)
851 1.1 kiyohara *start = read_mlmbreg(MVSOC_MLMB_WRLR(win)) |
852 1.1 kiyohara ((read_mlmbreg(MVSOC_MLMB_WRHR(win)) << 16) << 16);
853 1.1 kiyohara else
854 1.1 kiyohara *start = base;
855 1.1 kiyohara *end = *start + size - 1;
856 1.1 kiyohara }
857 1.1 kiyohara }
858 1.1 kiyohara #endif
859