Home | History | Annotate | Line # | Download | only in marvell
marvell_machdep.c revision 1.33.14.1
      1  1.33.14.1  pgoyette /*	$NetBSD: marvell_machdep.c,v 1.33.14.1 2018/09/06 06:55:31 pgoyette Exp $ */
      2        1.1  kiyohara /*
      3        1.1  kiyohara  * Copyright (c) 2007, 2008, 2010 KIYOHARA Takashi
      4        1.1  kiyohara  * All rights reserved.
      5        1.1  kiyohara  *
      6        1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7        1.1  kiyohara  * modification, are permitted provided that the following conditions
      8        1.1  kiyohara  * are met:
      9        1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10        1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11        1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13        1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14        1.1  kiyohara  *
     15        1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16        1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17        1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18        1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19        1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20        1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21        1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22        1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23        1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24        1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25        1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26        1.1  kiyohara  */
     27        1.1  kiyohara #include <sys/cdefs.h>
     28  1.33.14.1  pgoyette __KERNEL_RCSID(0, "$NetBSD: marvell_machdep.c,v 1.33.14.1 2018/09/06 06:55:31 pgoyette Exp $");
     29        1.1  kiyohara 
     30  1.33.14.1  pgoyette #include "opt_arm_debug.h"
     31        1.1  kiyohara #include "opt_evbarm_boardtype.h"
     32        1.1  kiyohara #include "opt_ddb.h"
     33        1.1  kiyohara #include "opt_pci.h"
     34        1.1  kiyohara #include "opt_mvsoc.h"
     35        1.1  kiyohara #include "com.h"
     36        1.1  kiyohara #include "gtpci.h"
     37        1.1  kiyohara #include "mvpex.h"
     38        1.1  kiyohara 
     39        1.1  kiyohara #include <sys/param.h>
     40        1.1  kiyohara #include <sys/kernel.h>
     41        1.1  kiyohara #include <sys/reboot.h>
     42        1.1  kiyohara #include <sys/systm.h>
     43        1.1  kiyohara #include <sys/termios.h>
     44        1.1  kiyohara 
     45        1.1  kiyohara #include <prop/proplib.h>
     46        1.1  kiyohara 
     47        1.1  kiyohara #include <dev/cons.h>
     48        1.1  kiyohara #include <dev/md.h>
     49        1.1  kiyohara 
     50        1.1  kiyohara #include <dev/marvell/marvellreg.h>
     51        1.1  kiyohara #include <dev/marvell/marvellvar.h>
     52        1.1  kiyohara #include <dev/pci/pcireg.h>
     53        1.1  kiyohara #include <dev/pci/pcivar.h>
     54        1.1  kiyohara 
     55        1.1  kiyohara #include <machine/autoconf.h>
     56        1.1  kiyohara #include <machine/bootconfig.h>
     57        1.1  kiyohara #include <machine/pci_machdep.h>
     58        1.1  kiyohara 
     59        1.1  kiyohara #include <uvm/uvm_extern.h>
     60        1.1  kiyohara 
     61        1.1  kiyohara #include <arm/db_machdep.h>
     62        1.1  kiyohara #include <arm/undefined.h>
     63        1.1  kiyohara #include <arm/arm32/machdep.h>
     64        1.1  kiyohara 
     65        1.1  kiyohara #include <arm/marvell/mvsocreg.h>
     66        1.1  kiyohara #include <arm/marvell/mvsocvar.h>
     67        1.1  kiyohara #include <arm/marvell/orionreg.h>
     68        1.1  kiyohara #include <arm/marvell/kirkwoodreg.h>
     69       1.22  kiyohara #include <arm/marvell/mv78xx0reg.h>
     70       1.33  kiyohara #include <arm/marvell/dovereg.h>
     71       1.22  kiyohara #include <arm/marvell/armadaxpreg.h>
     72       1.31  hsuenaga #include <arm/marvell/armadaxpvar.h>
     73        1.1  kiyohara #include <arm/marvell/mvsocgppvar.h>
     74        1.1  kiyohara 
     75        1.1  kiyohara #include <evbarm/marvell/marvellreg.h>
     76        1.1  kiyohara #include <evbarm/marvell/marvellvar.h>
     77        1.1  kiyohara 
     78        1.1  kiyohara #include <ddb/db_extern.h>
     79        1.1  kiyohara #include <ddb/db_sym.h>
     80        1.1  kiyohara 
     81        1.1  kiyohara #include "ksyms.h"
     82        1.1  kiyohara 
     83        1.1  kiyohara 
     84        1.1  kiyohara /*
     85       1.18      matt  * The range 0xc2000000 - 0xdfffffff is available for kernel VM space
     86       1.16  kiyohara  * Core-logic registers and I/O mappings occupy 0xfe000000 - 0xffffffff
     87        1.1  kiyohara  */
     88       1.30  kiyohara #if (KERNEL_BASE & 0xf0000000) == 0x80000000
     89       1.30  kiyohara #define KERNEL_VM_BASE		(KERNEL_BASE + 0x42000000)
     90       1.30  kiyohara #else
     91       1.30  kiyohara #define KERNEL_VM_BASE		(KERNEL_BASE + 0x02000000)
     92       1.30  kiyohara #endif
     93       1.18      matt #define KERNEL_VM_SIZE		0x1e000000
     94        1.1  kiyohara 
     95        1.1  kiyohara BootConfig bootconfig;		/* Boot config storage */
     96        1.4  jakllsch static char bootargs[MAX_BOOT_STRING];
     97        1.1  kiyohara char *boot_args = NULL;
     98        1.1  kiyohara 
     99       1.17      matt extern int KERNEL_BASE_phys[];
    100        1.1  kiyohara extern char _end[];
    101        1.1  kiyohara 
    102        1.1  kiyohara /*
    103        1.1  kiyohara  * Macros to translate between physical and virtual for a subset of the
    104        1.1  kiyohara  * kernel address space.  *Not* for general use.
    105        1.1  kiyohara  */
    106        1.1  kiyohara #define KERNEL_BASE_PHYS	physical_start
    107        1.1  kiyohara 
    108        1.1  kiyohara 
    109        1.1  kiyohara #include "com.h"
    110        1.1  kiyohara #if NCOM > 0
    111        1.1  kiyohara #include <dev/ic/comreg.h>
    112        1.1  kiyohara #include <dev/ic/comvar.h>
    113        1.1  kiyohara #endif
    114        1.1  kiyohara 
    115        1.1  kiyohara #ifndef CONSPEED
    116        1.1  kiyohara #define CONSPEED	B115200	/* It's a setting of the default of u-boot */
    117        1.1  kiyohara #endif
    118        1.1  kiyohara #ifndef CONMODE
    119        1.1  kiyohara #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    120        1.1  kiyohara 
    121        1.1  kiyohara int comcnspeed = CONSPEED;
    122        1.1  kiyohara int comcnmode = CONMODE;
    123        1.1  kiyohara #endif
    124        1.1  kiyohara 
    125        1.1  kiyohara #include "opt_kgdb.h"
    126        1.1  kiyohara #ifdef KGDB
    127        1.1  kiyohara #include <sys/kgdb.h>
    128        1.1  kiyohara #endif
    129        1.1  kiyohara 
    130        1.1  kiyohara static void marvell_device_register(device_t, void *);
    131        1.1  kiyohara #if NGTPCI > 0 || NMVPEX > 0
    132        1.1  kiyohara static void marvell_startend_by_tag(int, uint64_t *, uint64_t *);
    133        1.1  kiyohara #endif
    134        1.1  kiyohara 
    135       1.32  hsuenaga static void
    136       1.32  hsuenaga marvell_fixup_mbus_pex(int memtag, int iotag)
    137       1.32  hsuenaga {
    138       1.32  hsuenaga 	uint32_t target, attr;
    139       1.32  hsuenaga 	int window;
    140       1.32  hsuenaga 
    141       1.32  hsuenaga 	/* Reset PCI-Express space to window register. */
    142       1.32  hsuenaga 	window = mvsoc_target(memtag, &target, &attr, NULL, NULL);
    143       1.32  hsuenaga 	write_mlmbreg(MVSOC_MLMB_WCR(window),
    144       1.32  hsuenaga 	    MVSOC_MLMB_WCR_WINEN |
    145       1.32  hsuenaga 	    MVSOC_MLMB_WCR_TARGET(target) |
    146       1.32  hsuenaga 	    MVSOC_MLMB_WCR_ATTR(attr) |
    147       1.32  hsuenaga 	    MVSOC_MLMB_WCR_SIZE(MARVELL_PEXMEM_SIZE));
    148       1.32  hsuenaga 	write_mlmbreg(MVSOC_MLMB_WBR(window),
    149       1.32  hsuenaga 	    MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
    150       1.32  hsuenaga #ifdef PCI_NETBSD_CONFIGURE
    151       1.32  hsuenaga 	if (window < nremap) {
    152       1.32  hsuenaga 		write_mlmbreg(MVSOC_MLMB_WRLR(window),
    153       1.32  hsuenaga 		    MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
    154       1.32  hsuenaga 		write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
    155       1.32  hsuenaga 	}
    156       1.32  hsuenaga #endif
    157       1.32  hsuenaga 	window = mvsoc_target(iotag, &target, &attr, NULL, NULL);
    158       1.32  hsuenaga 	write_mlmbreg(MVSOC_MLMB_WCR(window),
    159       1.32  hsuenaga 	    MVSOC_MLMB_WCR_WINEN |
    160       1.32  hsuenaga 	    MVSOC_MLMB_WCR_TARGET(target) |
    161       1.32  hsuenaga 	    MVSOC_MLMB_WCR_ATTR(attr) |
    162       1.32  hsuenaga 	    MVSOC_MLMB_WCR_SIZE(MARVELL_PEXIO_SIZE));
    163       1.32  hsuenaga 	write_mlmbreg(MVSOC_MLMB_WBR(window),
    164       1.32  hsuenaga 	    MARVELL_PEXIO_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
    165       1.32  hsuenaga #ifdef PCI_NETBSD_CONFIGURE
    166       1.32  hsuenaga 	if (window < nremap) {
    167       1.32  hsuenaga 		write_mlmbreg(MVSOC_MLMB_WRLR(window),
    168       1.32  hsuenaga 		    MARVELL_PEXIO_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
    169       1.32  hsuenaga 		write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
    170       1.32  hsuenaga 	}
    171       1.32  hsuenaga #endif
    172       1.32  hsuenaga }
    173       1.32  hsuenaga 
    174       1.33  kiyohara #if defined(ORION) || defined(KIRKWOOD) || defined(MV78XX0) || defined(DOVE)
    175        1.3  jakllsch static void
    176       1.25  kiyohara marvell_system_reset(void)
    177        1.3  jakllsch {
    178        1.3  jakllsch 	/* unmask soft reset */
    179        1.3  jakllsch 	write_mlmbreg(MVSOC_MLMB_RSTOUTNMASKR,
    180        1.3  jakllsch 	    MVSOC_MLMB_RSTOUTNMASKR_SOFTRSTOUTEN);
    181        1.3  jakllsch 	/* assert soft reset */
    182        1.3  jakllsch 	write_mlmbreg(MVSOC_MLMB_SSRR, MVSOC_MLMB_SSRR_SYSTEMSOFTRST);
    183       1.24  kiyohara 
    184        1.3  jakllsch 	/* if we're still running, jump to the reset address */
    185       1.17      matt 	cpu_reset_address = 0;
    186       1.17      matt 	cpu_reset_address_paddr = 0xffff0000;
    187        1.3  jakllsch 	cpu_reset();
    188        1.3  jakllsch 	/*NOTREACHED*/
    189        1.3  jakllsch }
    190       1.32  hsuenaga 
    191       1.32  hsuenaga static void
    192       1.32  hsuenaga marvell_fixup_mbus(int memtag, int iotag)
    193       1.32  hsuenaga {
    194       1.32  hsuenaga 	/* assume u-boot initializes mbus registers correctly */
    195       1.32  hsuenaga 
    196       1.32  hsuenaga 	/* set marvell common PEX params */
    197       1.32  hsuenaga 	marvell_fixup_mbus_pex(memtag, iotag);
    198       1.32  hsuenaga 
    199       1.32  hsuenaga 	/* other configurations? */
    200       1.32  hsuenaga }
    201       1.24  kiyohara #endif
    202       1.24  kiyohara 
    203       1.32  hsuenaga 
    204       1.24  kiyohara #if defined(ARMADAXP)
    205       1.24  kiyohara static void
    206       1.25  kiyohara armadaxp_system_reset(void)
    207       1.24  kiyohara {
    208       1.25  kiyohara 	extern vaddr_t misc_base;
    209       1.25  kiyohara 
    210       1.25  kiyohara #define write_miscreg(r, v)	(*(volatile uint32_t *)(misc_base + (r)) = (v))
    211       1.24  kiyohara 
    212       1.24  kiyohara 	/* Unmask soft reset */
    213       1.25  kiyohara 	write_miscreg(ARMADAXP_MISC_RSTOUTNMASKR,
    214       1.25  kiyohara 	    ARMADAXP_MISC_RSTOUTNMASKR_GLOBALSOFTRSTOUTEN);
    215       1.24  kiyohara 	/* Assert soft reset */
    216       1.25  kiyohara 	write_miscreg(ARMADAXP_MISC_SSRR, ARMADAXP_MISC_SSRR_GLOBALSOFTRST);
    217       1.24  kiyohara 
    218       1.24  kiyohara 	while (1);
    219       1.24  kiyohara 
    220       1.24  kiyohara 	/*NOTREACHED*/
    221       1.24  kiyohara }
    222       1.32  hsuenaga 
    223       1.32  hsuenaga static void
    224       1.32  hsuenaga armadaxp_fixup_mbus(int memtag, int iotag)
    225       1.32  hsuenaga {
    226       1.32  hsuenaga 	/* force set SoC default parameters */
    227       1.32  hsuenaga 	armadaxp_init_mbus();
    228       1.32  hsuenaga 
    229       1.32  hsuenaga 	/* set marvell common PEX params */
    230       1.32  hsuenaga 	marvell_fixup_mbus_pex(memtag, iotag);
    231       1.32  hsuenaga 
    232       1.32  hsuenaga 	/* other configurations? */
    233       1.32  hsuenaga }
    234       1.24  kiyohara #endif
    235       1.24  kiyohara 
    236        1.1  kiyohara 
    237       1.29  kiyohara static inline pd_entry_t *
    238        1.1  kiyohara read_ttb(void)
    239        1.1  kiyohara {
    240        1.1  kiyohara 
    241       1.29  kiyohara 	return (pd_entry_t *)(armreg_ttbr_read() & ~((1<<14)-1));
    242        1.1  kiyohara }
    243        1.1  kiyohara 
    244        1.1  kiyohara /*
    245        1.1  kiyohara  * Static device mappings. These peripheral registers are mapped at
    246        1.1  kiyohara  * fixed virtual addresses very early in initarm() so that we can use
    247        1.1  kiyohara  * them while booting the kernel, and stay at the same address
    248        1.1  kiyohara  * throughout whole kernel's life time.
    249        1.1  kiyohara  *
    250        1.1  kiyohara  * We use this table twice; once with bootstrap page table, and once
    251        1.1  kiyohara  * with kernel's page table which we build up in initarm().
    252        1.1  kiyohara  *
    253        1.1  kiyohara  * Since we map these registers into the bootstrap page table using
    254        1.1  kiyohara  * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
    255        1.1  kiyohara  * registers segment-aligned and segment-rounded in order to avoid
    256        1.1  kiyohara  * using the 2nd page tables.
    257        1.1  kiyohara  */
    258        1.1  kiyohara #define _A(a)	((a) & ~L1_S_OFFSET)
    259        1.1  kiyohara #define _S(s)	(((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
    260        1.1  kiyohara 
    261       1.22  kiyohara static struct pmap_devmap marvell_devmap[] = {
    262        1.1  kiyohara 	{
    263        1.1  kiyohara 		MARVELL_INTERREGS_VBASE,
    264        1.1  kiyohara 		_A(MARVELL_INTERREGS_PBASE),
    265       1.33  kiyohara 		_S(MVSOC_INTERREGS_SIZE),
    266        1.1  kiyohara 		VM_PROT_READ|VM_PROT_WRITE,
    267        1.1  kiyohara 		PTE_NOCACHE,
    268        1.1  kiyohara 	},
    269        1.1  kiyohara 
    270        1.1  kiyohara 	{ 0, 0, 0, 0, 0 }
    271        1.1  kiyohara };
    272        1.1  kiyohara 
    273        1.4  jakllsch extern uint32_t *u_boot_args[];
    274        1.1  kiyohara 
    275        1.1  kiyohara /*
    276        1.1  kiyohara  * u_int initarm(...)
    277        1.1  kiyohara  *
    278        1.1  kiyohara  * Initial entry point on startup. This gets called before main() is
    279        1.1  kiyohara  * entered.
    280        1.1  kiyohara  * It should be responsible for setting up everything that must be
    281        1.1  kiyohara  * in place when main is called.
    282        1.1  kiyohara  * This includes
    283        1.1  kiyohara  *   Taking a copy of the boot configuration structure.
    284        1.1  kiyohara  *   Initialising the physical console so characters can be printed.
    285        1.1  kiyohara  *   Setting up page tables for the kernel
    286        1.1  kiyohara  *   Relocating the kernel to the bottom of physical memory
    287        1.1  kiyohara  */
    288        1.1  kiyohara u_int
    289        1.1  kiyohara initarm(void *arg)
    290        1.1  kiyohara {
    291       1.32  hsuenaga 	int cs, cs_end, memtag = 0, iotag = 0;
    292        1.1  kiyohara 
    293       1.14      matt 	mvsoc_bootstrap(MARVELL_INTERREGS_VBASE);
    294       1.14      matt 
    295       1.23  kiyohara 	/*
    296       1.23  kiyohara 	 * Heads up ... Setup the CPU / MMU / TLB functions
    297       1.23  kiyohara 	 */
    298       1.23  kiyohara 	if (set_cpufuncs())
    299       1.23  kiyohara 		panic("cpu not recognized!");
    300       1.23  kiyohara 
    301        1.1  kiyohara 	/* map some peripheral registers */
    302        1.1  kiyohara 	pmap_devmap_bootstrap((vaddr_t)read_ttb(), marvell_devmap);
    303        1.1  kiyohara 
    304       1.22  kiyohara 	/*
    305       1.22  kiyohara 	 * U-Boot doesn't use the virtual memory.
    306       1.22  kiyohara 	 *
    307       1.22  kiyohara 	 * Physical Address Range     Description
    308       1.22  kiyohara 	 * -----------------------    ----------------------------------
    309       1.22  kiyohara 	 * 0x00000000 - 0x0fffffff    SDRAM Bank 0 (max 256MB)
    310       1.22  kiyohara 	 * 0x10000000 - 0x1fffffff    SDRAM Bank 1 (max 256MB)
    311       1.22  kiyohara 	 * 0x20000000 - 0x2fffffff    SDRAM Bank 2 (max 256MB)
    312       1.22  kiyohara 	 * 0x30000000 - 0x3fffffff    SDRAM Bank 3 (max 256MB)
    313       1.22  kiyohara 	 * 0xf1000000 - 0xf10fffff    SoC Internal Registers
    314       1.22  kiyohara 	 */
    315       1.22  kiyohara 
    316       1.22  kiyohara 	cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
    317       1.22  kiyohara 
    318        1.1  kiyohara 	/* Get ready for splfoo() */
    319        1.1  kiyohara 	switch (mvsoc_model()) {
    320        1.1  kiyohara #ifdef ORION
    321        1.1  kiyohara 	case MARVELL_ORION_1_88F1181:
    322        1.1  kiyohara 	case MARVELL_ORION_1_88F5082:
    323        1.1  kiyohara 	case MARVELL_ORION_1_88F5180N:
    324        1.1  kiyohara 	case MARVELL_ORION_1_88F5181:
    325        1.1  kiyohara 	case MARVELL_ORION_1_88F5182:
    326        1.1  kiyohara 	case MARVELL_ORION_1_88F6082:
    327        1.1  kiyohara 	case MARVELL_ORION_1_88F6183:
    328        1.1  kiyohara 	case MARVELL_ORION_1_88W8660:
    329        1.1  kiyohara 	case MARVELL_ORION_2_88F1281:
    330        1.1  kiyohara 	case MARVELL_ORION_2_88F5281:
    331       1.25  kiyohara 		cpu_reset_address = marvell_system_reset;
    332       1.24  kiyohara 
    333       1.33  kiyohara 		orion_bootstrap(MARVELL_INTERREGS_VBASE);
    334        1.1  kiyohara 
    335        1.1  kiyohara 		memtag = ORION_TAG_PEX0_MEM;
    336        1.1  kiyohara 		iotag = ORION_TAG_PEX0_IO;
    337        1.1  kiyohara 		nwindow = ORION_MLMB_NWINDOW;
    338        1.1  kiyohara 		nremap = ORION_MLMB_NREMAP;
    339        1.1  kiyohara 
    340       1.28  kiyohara 		cs = MARVELL_TAG_SDRAM_CS0;
    341       1.28  kiyohara 		cs_end = MARVELL_TAG_SDRAM_CS3;
    342       1.28  kiyohara 
    343       1.32  hsuenaga 		marvell_fixup_mbus(memtag, iotag);
    344        1.1  kiyohara 		break;
    345        1.1  kiyohara #endif	/* ORION */
    346        1.1  kiyohara 
    347        1.1  kiyohara #ifdef KIRKWOOD
    348        1.1  kiyohara 	case MARVELL_KIRKWOOD_88F6180:
    349        1.1  kiyohara 	case MARVELL_KIRKWOOD_88F6192:
    350        1.1  kiyohara 	case MARVELL_KIRKWOOD_88F6281:
    351        1.9  kiyohara 	case MARVELL_KIRKWOOD_88F6282:
    352       1.25  kiyohara 		cpu_reset_address = marvell_system_reset;
    353       1.24  kiyohara 
    354       1.33  kiyohara 		kirkwood_bootstrap(MARVELL_INTERREGS_VBASE);
    355        1.1  kiyohara 
    356        1.1  kiyohara 		memtag = KIRKWOOD_TAG_PEX_MEM;
    357        1.1  kiyohara 		iotag = KIRKWOOD_TAG_PEX_IO;
    358        1.1  kiyohara 		nwindow = KIRKWOOD_MLMB_NWINDOW;
    359        1.1  kiyohara 		nremap = KIRKWOOD_MLMB_NREMAP;
    360        1.1  kiyohara 
    361       1.28  kiyohara 		cs = MARVELL_TAG_SDRAM_CS0;
    362       1.28  kiyohara 		cs_end = MARVELL_TAG_SDRAM_CS3;
    363       1.28  kiyohara 
    364       1.32  hsuenaga 		marvell_fixup_mbus(memtag, iotag);
    365        1.1  kiyohara 		break;
    366        1.1  kiyohara #endif	/* KIRKWOOD */
    367        1.1  kiyohara 
    368        1.1  kiyohara #ifdef MV78XX0
    369        1.1  kiyohara 	case MARVELL_MV78XX0_MV78100:
    370        1.1  kiyohara 	case MARVELL_MV78XX0_MV78200:
    371       1.25  kiyohara 		cpu_reset_address = marvell_system_reset;
    372       1.24  kiyohara 
    373       1.33  kiyohara 		mv78xx0_bootstrap(MARVELL_INTERREGS_VBASE);
    374        1.1  kiyohara 
    375       1.22  kiyohara 		memtag = MV78XX0_TAG_PEX0_MEM;
    376       1.22  kiyohara 		iotag = MV78XX0_TAG_PEX0_IO;
    377        1.1  kiyohara 		nwindow = MV78XX0_MLMB_NWINDOW;
    378        1.1  kiyohara 		nremap = MV78XX0_MLMB_NREMAP;
    379        1.1  kiyohara 
    380       1.28  kiyohara 		cs = MARVELL_TAG_SDRAM_CS0;
    381       1.28  kiyohara 		cs_end = MARVELL_TAG_SDRAM_CS3;
    382       1.28  kiyohara 
    383       1.32  hsuenaga 		marvell_fixup_mbus(memtag, iotag);
    384        1.1  kiyohara 		break;
    385        1.1  kiyohara #endif	/* MV78XX0 */
    386        1.1  kiyohara 
    387       1.33  kiyohara #ifdef DOVE
    388       1.33  kiyohara 	case MARVELL_DOVE_88AP510:
    389       1.33  kiyohara 		cpu_reset_address = marvell_system_reset;
    390       1.33  kiyohara 
    391       1.33  kiyohara 		dove_bootstrap(MARVELL_INTERREGS_VBASE);
    392       1.33  kiyohara 
    393       1.33  kiyohara 		memtag = DOVE_TAG_PEX0_MEM;
    394       1.33  kiyohara 		iotag = DOVE_TAG_PEX0_IO;
    395       1.33  kiyohara 		nwindow = DOVE_DB_NWINDOW;
    396       1.33  kiyohara 		nremap = DOVE_DB_NREMAP;
    397       1.33  kiyohara 
    398       1.33  kiyohara 		cs = MARVELL_TAG_AXI_CS0;
    399       1.33  kiyohara 		cs_end = MARVELL_TAG_AXI_CS1;
    400       1.33  kiyohara 
    401       1.33  kiyohara 		marvell_fixup_mbus(memtag, iotag);
    402       1.33  kiyohara 		break;
    403       1.33  kiyohara #endif	/* DOVE */
    404       1.33  kiyohara 
    405       1.22  kiyohara #ifdef ARMADAXP
    406       1.22  kiyohara 	case MARVELL_ARMADAXP_MV78130:
    407       1.22  kiyohara 	case MARVELL_ARMADAXP_MV78160:
    408       1.22  kiyohara 	case MARVELL_ARMADAXP_MV78230:
    409       1.22  kiyohara 	case MARVELL_ARMADAXP_MV78260:
    410       1.22  kiyohara 	case MARVELL_ARMADAXP_MV78460:
    411       1.28  kiyohara 	case MARVELL_ARMADA370_MV6707:
    412       1.28  kiyohara 	case MARVELL_ARMADA370_MV6710:
    413       1.28  kiyohara 	case MARVELL_ARMADA370_MV6W11:
    414       1.28  kiyohara 		cpu_reset_address = armadaxp_system_reset;
    415       1.28  kiyohara 
    416       1.33  kiyohara 		armadaxp_bootstrap(
    417       1.33  kiyohara 		    MARVELL_INTERREGS_VBASE,
    418       1.33  kiyohara 		    MARVELL_INTERREGS_PBASE);
    419       1.28  kiyohara 
    420       1.28  kiyohara 		memtag = ARMADAXP_TAG_PEX00_MEM;
    421       1.28  kiyohara 		iotag = ARMADAXP_TAG_PEX00_IO;
    422       1.28  kiyohara 		nwindow = ARMADAXP_MLMB_NWINDOW;
    423       1.28  kiyohara 		nremap = ARMADAXP_MLMB_NREMAP;
    424       1.28  kiyohara 
    425       1.28  kiyohara 		cs = MARVELL_TAG_DDR3_CS0;
    426       1.28  kiyohara 		cs_end = MARVELL_TAG_DDR3_CS3;
    427       1.28  kiyohara 
    428       1.32  hsuenaga 		armadaxp_fixup_mbus(memtag, iotag);
    429       1.28  kiyohara 		break;
    430       1.22  kiyohara #endif	/* ARMADAXP */
    431       1.22  kiyohara 
    432        1.1  kiyohara 	default:
    433        1.1  kiyohara 		/* We can't output console here yet... */
    434        1.1  kiyohara 		panic("unknown model...\n");
    435        1.1  kiyohara 
    436        1.1  kiyohara 		/* NOTREACHED */
    437        1.1  kiyohara 	}
    438        1.1  kiyohara 
    439       1.23  kiyohara 	consinit();
    440       1.23  kiyohara 
    441       1.23  kiyohara 	/* Talk to the user */
    442       1.23  kiyohara #ifndef EVBARM_BOARDTYPE
    443       1.23  kiyohara #define EVBARM_BOARDTYPE	Marvell
    444       1.23  kiyohara #endif
    445       1.23  kiyohara #define BDSTR(s)	_BDSTR(s)
    446       1.23  kiyohara #define _BDSTR(s)	#s
    447       1.23  kiyohara 	printf("\nNetBSD/evbarm (" BDSTR(EVBARM_BOARDTYPE) ") booting ...\n");
    448       1.23  kiyohara 
    449       1.12  kiyohara 	/* copy command line U-Boot gave us, if args is valid. */
    450       1.12  kiyohara 	if (u_boot_args[3] != 0)	/* XXXXX: need more check?? */
    451       1.12  kiyohara 		strncpy(bootargs, (char *)u_boot_args[3], sizeof(bootargs));
    452        1.4  jakllsch 
    453        1.1  kiyohara #ifdef VERBOSE_INIT_ARM
    454        1.1  kiyohara 	printf("initarm: Configuring system ...\n");
    455        1.1  kiyohara #endif
    456        1.1  kiyohara 
    457        1.1  kiyohara 	bootconfig.dramblocks = 0;
    458       1.21      matt 	paddr_t segment_end;
    459       1.21      matt 	segment_end = physmem = 0;
    460       1.28  kiyohara 	for ( ; cs <= cs_end; cs++) {
    461       1.33  kiyohara 		uint32_t base, size;
    462       1.32  hsuenaga 
    463       1.33  kiyohara 		mvsoc_target(cs, NULL, NULL, &base, &size);
    464        1.1  kiyohara 		if (size == 0)
    465        1.1  kiyohara 			continue;
    466        1.1  kiyohara 
    467        1.1  kiyohara 		bootconfig.dram[bootconfig.dramblocks].address = base;
    468        1.1  kiyohara 		bootconfig.dram[bootconfig.dramblocks].pages = size / PAGE_SIZE;
    469        1.1  kiyohara 
    470       1.21      matt 		if (base != segment_end)
    471        1.1  kiyohara 			panic("memory hole not support");
    472        1.1  kiyohara 
    473       1.21      matt 		segment_end += size;
    474        1.1  kiyohara 		physmem += size / PAGE_SIZE;
    475        1.1  kiyohara 
    476        1.1  kiyohara 		bootconfig.dramblocks++;
    477        1.1  kiyohara 	}
    478        1.1  kiyohara 
    479       1.30  kiyohara #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
    480       1.30  kiyohara 	const bool mapallmem_p = true;
    481       1.30  kiyohara #else
    482       1.30  kiyohara 	const bool mapallmem_p = false;
    483       1.30  kiyohara #endif
    484       1.30  kiyohara 
    485       1.21      matt 	arm32_bootmem_init(0, segment_end, (uintptr_t) KERNEL_BASE_phys);
    486       1.19      matt 	arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_HIGH, 0,
    487       1.30  kiyohara 	    marvell_devmap, mapallmem_p);
    488        1.1  kiyohara 
    489        1.1  kiyohara 	/* we've a specific device_register routine */
    490        1.1  kiyohara 	evbarm_device_register = marvell_device_register;
    491        1.1  kiyohara 
    492       1.20   msaitoh 	/* parse bootargs from U-Boot */
    493       1.20   msaitoh 	boot_args = bootargs;
    494       1.20   msaitoh 	parse_mi_bootargs(boot_args);
    495       1.20   msaitoh 
    496       1.17      matt 	return initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE, NULL, 0);
    497        1.1  kiyohara }
    498        1.1  kiyohara 
    499        1.1  kiyohara void
    500        1.1  kiyohara consinit(void)
    501        1.1  kiyohara {
    502        1.1  kiyohara 	static int consinit_called = 0;
    503        1.1  kiyohara 
    504        1.1  kiyohara 	if (consinit_called != 0)
    505        1.1  kiyohara 		return;
    506        1.1  kiyohara 
    507        1.1  kiyohara 	consinit_called = 1;
    508        1.1  kiyohara 
    509        1.1  kiyohara #if NCOM > 0
    510        1.1  kiyohara 	{
    511        1.1  kiyohara 		extern int mvuart_cnattach(bus_space_tag_t, bus_addr_t, int,
    512        1.1  kiyohara 					   uint32_t, int);
    513        1.1  kiyohara 
    514       1.25  kiyohara 		if (mvuart_cnattach(&mvsoc_bs_tag,
    515       1.22  kiyohara 		    MARVELL_INTERREGS_PBASE + MVSOC_COM0_BASE,
    516        1.1  kiyohara 		    comcnspeed, mvTclk, comcnmode))
    517        1.1  kiyohara 			panic("can't init serial console");
    518        1.1  kiyohara 	}
    519        1.1  kiyohara #else
    520        1.1  kiyohara 	panic("serial console not configured");
    521        1.1  kiyohara #endif
    522        1.1  kiyohara }
    523        1.1  kiyohara 
    524        1.1  kiyohara 
    525        1.1  kiyohara static void
    526        1.1  kiyohara marvell_device_register(device_t dev, void *aux)
    527        1.1  kiyohara {
    528        1.1  kiyohara 	prop_dictionary_t dict = device_properties(dev);
    529        1.1  kiyohara 
    530        1.1  kiyohara #if NCOM > 0
    531        1.1  kiyohara 	if (device_is_a(dev, "com") &&
    532        1.1  kiyohara 	    device_is_a(device_parent(dev), "mvsoc"))
    533        1.1  kiyohara 		prop_dictionary_set_uint32(dict, "frequency", mvTclk);
    534        1.1  kiyohara #endif
    535       1.22  kiyohara 
    536       1.13  kiyohara 	if (device_is_a(dev, "gtidmac"))
    537        1.1  kiyohara 		prop_dictionary_set_uint32(dict,
    538        1.1  kiyohara 		    "dmb_speed", mvTclk * sizeof(uint32_t));	/* XXXXXX */
    539       1.22  kiyohara 
    540        1.1  kiyohara #if NGTPCI > 0 && defined(ORION)
    541        1.1  kiyohara 	if (device_is_a(dev, "gtpci")) {
    542        1.1  kiyohara 		extern struct bus_space
    543        1.1  kiyohara 		    orion_pci_io_bs_tag, orion_pci_mem_bs_tag;
    544        1.1  kiyohara 		extern struct arm32_pci_chipset arm32_gtpci_chipset;
    545        1.1  kiyohara 
    546        1.1  kiyohara 		prop_data_t io_bs_tag, mem_bs_tag, pc;
    547        1.1  kiyohara 		prop_array_t int2gpp;
    548        1.1  kiyohara 		prop_number_t gpp;
    549        1.1  kiyohara 		uint64_t start, end;
    550        1.1  kiyohara 		int i, j;
    551        1.1  kiyohara 		static struct {
    552        1.1  kiyohara 			const char *boardtype;
    553        1.1  kiyohara 			int pin[PCI_INTERRUPT_PIN_MAX];
    554        1.1  kiyohara 		} hints[] = {
    555        1.1  kiyohara 			{ "kuronas_x4",
    556        1.1  kiyohara 			    { 11, PCI_INTERRUPT_PIN_NONE } },
    557        1.1  kiyohara 
    558        1.1  kiyohara 			{ NULL,
    559        1.1  kiyohara 			    { PCI_INTERRUPT_PIN_NONE } },
    560        1.1  kiyohara 		};
    561        1.1  kiyohara 
    562        1.1  kiyohara 		arm32_gtpci_chipset.pc_conf_v = device_private(dev);
    563        1.1  kiyohara 		arm32_gtpci_chipset.pc_intr_v = device_private(dev);
    564        1.1  kiyohara 
    565        1.1  kiyohara 		io_bs_tag = prop_data_create_data_nocopy(
    566        1.1  kiyohara 		    &orion_pci_io_bs_tag, sizeof(struct bus_space));
    567        1.1  kiyohara 		KASSERT(io_bs_tag != NULL);
    568        1.1  kiyohara 		prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
    569        1.1  kiyohara 		prop_object_release(io_bs_tag);
    570        1.1  kiyohara 		mem_bs_tag = prop_data_create_data_nocopy(
    571        1.1  kiyohara 		    &orion_pci_mem_bs_tag, sizeof(struct bus_space));
    572        1.1  kiyohara 		KASSERT(mem_bs_tag != NULL);
    573        1.1  kiyohara 		prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
    574        1.1  kiyohara 		prop_object_release(mem_bs_tag);
    575        1.1  kiyohara 
    576        1.1  kiyohara 		pc = prop_data_create_data_nocopy(&arm32_gtpci_chipset,
    577        1.1  kiyohara 		    sizeof(struct arm32_pci_chipset));
    578        1.1  kiyohara 		KASSERT(pc != NULL);
    579        1.1  kiyohara 		prop_dictionary_set(dict, "pci-chipset", pc);
    580        1.1  kiyohara 		prop_object_release(pc);
    581        1.1  kiyohara 
    582        1.1  kiyohara 		marvell_startend_by_tag(ORION_TAG_PCI_IO, &start, &end);
    583        1.1  kiyohara 		prop_dictionary_set_uint64(dict, "iostart", start);
    584        1.1  kiyohara 		prop_dictionary_set_uint64(dict, "ioend", end);
    585        1.1  kiyohara 		marvell_startend_by_tag(ORION_TAG_PCI_MEM, &start, &end);
    586        1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memstart", start);
    587        1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memend", end);
    588        1.1  kiyohara 		prop_dictionary_set_uint32(dict,
    589        1.1  kiyohara 		    "cache-line-size", arm_dcache_align);
    590        1.1  kiyohara 
    591        1.1  kiyohara 		/* Setup the hint for interrupt-pin. */
    592        1.1  kiyohara #define BDSTR(s)		_BDSTR(s)
    593        1.1  kiyohara #define _BDSTR(s)		#s
    594        1.1  kiyohara #define THIS_BOARD(str)		(strcmp(str, BDSTR(EVBARM_BOARDTYPE)) == 0)
    595        1.1  kiyohara 		for (i = 0; hints[i].boardtype != NULL; i++)
    596        1.1  kiyohara 			if (THIS_BOARD(hints[i].boardtype))
    597        1.1  kiyohara 				break;
    598        1.1  kiyohara 		if (hints[i].boardtype == NULL)
    599        1.1  kiyohara 			return;
    600        1.1  kiyohara 
    601        1.1  kiyohara 		int2gpp =
    602        1.1  kiyohara 		    prop_array_create_with_capacity(PCI_INTERRUPT_PIN_MAX + 1);
    603        1.1  kiyohara 
    604        1.1  kiyohara 		/* first set dummy */
    605        1.1  kiyohara 		gpp = prop_number_create_integer(0);
    606        1.1  kiyohara 		prop_array_add(int2gpp, gpp);
    607        1.1  kiyohara 		prop_object_release(gpp);
    608        1.1  kiyohara 
    609        1.1  kiyohara 		for (j = 0; hints[i].pin[j] != PCI_INTERRUPT_PIN_NONE; j++) {
    610        1.1  kiyohara 			gpp = prop_number_create_integer(hints[i].pin[j]);
    611        1.1  kiyohara 			prop_array_add(int2gpp, gpp);
    612        1.1  kiyohara 			prop_object_release(gpp);
    613        1.1  kiyohara 		}
    614        1.1  kiyohara 		prop_dictionary_set(dict, "int2gpp", int2gpp);
    615        1.1  kiyohara 	}
    616        1.1  kiyohara #endif	/* NGTPCI > 0 && defined(ORION) */
    617       1.22  kiyohara 
    618        1.1  kiyohara #if NMVPEX > 0
    619        1.1  kiyohara 	if (device_is_a(dev, "mvpex")) {
    620        1.1  kiyohara #ifdef ORION
    621        1.1  kiyohara 		extern struct bus_space
    622        1.1  kiyohara 		    orion_pex0_io_bs_tag, orion_pex0_mem_bs_tag,
    623        1.1  kiyohara 		    orion_pex1_io_bs_tag, orion_pex1_mem_bs_tag;
    624        1.1  kiyohara #endif
    625        1.1  kiyohara #ifdef KIRKWOOD
    626        1.1  kiyohara 		extern struct bus_space
    627        1.9  kiyohara 		    kirkwood_pex_io_bs_tag, kirkwood_pex_mem_bs_tag,
    628        1.9  kiyohara 		    kirkwood_pex1_io_bs_tag, kirkwood_pex1_mem_bs_tag;
    629        1.1  kiyohara #endif
    630       1.33  kiyohara #ifdef DOVE
    631       1.33  kiyohara 		extern struct bus_space
    632       1.33  kiyohara 		    dove_pex0_io_bs_tag, dove_pex0_mem_bs_tag,
    633       1.33  kiyohara 		    dove_pex1_io_bs_tag, dove_pex1_mem_bs_tag;
    634       1.33  kiyohara #endif
    635       1.22  kiyohara #ifdef ARMADAXP
    636       1.22  kiyohara 		extern struct bus_space
    637       1.22  kiyohara 		    armadaxp_pex00_io_bs_tag, armadaxp_pex00_mem_bs_tag,
    638       1.22  kiyohara 		    armadaxp_pex01_io_bs_tag, armadaxp_pex01_mem_bs_tag,
    639       1.22  kiyohara 		    armadaxp_pex02_io_bs_tag, armadaxp_pex02_mem_bs_tag,
    640       1.22  kiyohara 		    armadaxp_pex03_io_bs_tag, armadaxp_pex03_mem_bs_tag,
    641       1.22  kiyohara 		    armadaxp_pex2_io_bs_tag, armadaxp_pex2_mem_bs_tag,
    642       1.22  kiyohara 		    armadaxp_pex3_io_bs_tag, armadaxp_pex3_mem_bs_tag;
    643       1.22  kiyohara 		int i;
    644       1.22  kiyohara #endif
    645       1.22  kiyohara 		extern struct arm32_pci_chipset
    646       1.22  kiyohara 		    arm32_mvpex0_chipset, arm32_mvpex1_chipset;
    647        1.1  kiyohara 
    648        1.1  kiyohara 		struct marvell_attach_args *mva = aux;
    649        1.1  kiyohara 		struct bus_space *mvpex_io_bs_tag, *mvpex_mem_bs_tag;
    650        1.1  kiyohara 		struct arm32_pci_chipset *arm32_mvpex_chipset;
    651        1.1  kiyohara 		prop_data_t io_bs_tag, mem_bs_tag, pc;
    652        1.1  kiyohara 		uint64_t start, end;
    653        1.1  kiyohara 		int iotag, memtag;
    654        1.1  kiyohara 
    655        1.1  kiyohara 		switch (mvsoc_model()) {
    656        1.1  kiyohara #ifdef ORION
    657        1.1  kiyohara 		case MARVELL_ORION_1_88F5180N:
    658        1.1  kiyohara 		case MARVELL_ORION_1_88F5181:
    659        1.1  kiyohara 		case MARVELL_ORION_1_88F5182:
    660        1.1  kiyohara 		case MARVELL_ORION_1_88W8660:
    661        1.1  kiyohara 		case MARVELL_ORION_2_88F5281:
    662        1.1  kiyohara 			if (mva->mva_offset == MVSOC_PEX_BASE) {
    663        1.1  kiyohara 				mvpex_io_bs_tag = &orion_pex0_io_bs_tag;
    664        1.1  kiyohara 				mvpex_mem_bs_tag = &orion_pex0_mem_bs_tag;
    665        1.1  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex0_chipset;
    666        1.1  kiyohara 				iotag = ORION_TAG_PEX0_IO;
    667        1.1  kiyohara 				memtag = ORION_TAG_PEX0_MEM;
    668        1.1  kiyohara 			} else {
    669        1.1  kiyohara 				mvpex_io_bs_tag = &orion_pex1_io_bs_tag;
    670        1.1  kiyohara 				mvpex_mem_bs_tag = &orion_pex1_mem_bs_tag;
    671        1.1  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex1_chipset;
    672        1.1  kiyohara 				iotag = ORION_TAG_PEX1_IO;
    673        1.1  kiyohara 				memtag = ORION_TAG_PEX1_MEM;
    674        1.1  kiyohara 			}
    675        1.1  kiyohara 			break;
    676        1.1  kiyohara #endif
    677        1.1  kiyohara 
    678        1.1  kiyohara #ifdef KIRKWOOD
    679        1.9  kiyohara 		case MARVELL_KIRKWOOD_88F6282:
    680        1.9  kiyohara 			if (mva->mva_offset != MVSOC_PEX_BASE) {
    681        1.9  kiyohara 				mvpex_io_bs_tag = &kirkwood_pex1_io_bs_tag;
    682        1.9  kiyohara 				mvpex_mem_bs_tag = &kirkwood_pex1_mem_bs_tag;
    683        1.9  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex1_chipset;
    684        1.9  kiyohara 				iotag = KIRKWOOD_TAG_PEX1_IO;
    685        1.9  kiyohara 				memtag = KIRKWOOD_TAG_PEX1_MEM;
    686        1.9  kiyohara 				break;
    687        1.9  kiyohara 			}
    688        1.9  kiyohara 
    689        1.9  kiyohara 			/* FALLTHROUGH */
    690        1.9  kiyohara 
    691        1.1  kiyohara 		case MARVELL_KIRKWOOD_88F6180:
    692        1.1  kiyohara 		case MARVELL_KIRKWOOD_88F6192:
    693        1.1  kiyohara 		case MARVELL_KIRKWOOD_88F6281:
    694        1.1  kiyohara 			mvpex_io_bs_tag = &kirkwood_pex_io_bs_tag;
    695        1.1  kiyohara 			mvpex_mem_bs_tag = &kirkwood_pex_mem_bs_tag;
    696        1.1  kiyohara 			arm32_mvpex_chipset = &arm32_mvpex0_chipset;
    697        1.1  kiyohara 			iotag = KIRKWOOD_TAG_PEX_IO;
    698        1.1  kiyohara 			memtag = KIRKWOOD_TAG_PEX_MEM;
    699        1.1  kiyohara 			break;
    700        1.1  kiyohara #endif
    701        1.1  kiyohara 
    702       1.33  kiyohara #ifdef DOVE
    703       1.33  kiyohara 		case MARVELL_DOVE_88AP510:
    704       1.33  kiyohara 			if (mva->mva_offset == MVSOC_PEX_BASE) {
    705       1.33  kiyohara 				mvpex_io_bs_tag = &dove_pex0_io_bs_tag;
    706       1.33  kiyohara 				mvpex_mem_bs_tag = &dove_pex0_mem_bs_tag;
    707       1.33  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex0_chipset;
    708       1.33  kiyohara 				iotag = DOVE_TAG_PEX0_IO;
    709       1.33  kiyohara 				memtag = DOVE_TAG_PEX0_MEM;
    710       1.33  kiyohara 			} else {
    711       1.33  kiyohara 				mvpex_io_bs_tag = &dove_pex1_io_bs_tag;
    712       1.33  kiyohara 				mvpex_mem_bs_tag = &dove_pex1_mem_bs_tag;
    713       1.33  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex1_chipset;
    714       1.33  kiyohara 				iotag = DOVE_TAG_PEX1_IO;
    715       1.33  kiyohara 				memtag = DOVE_TAG_PEX1_MEM;
    716       1.33  kiyohara 			}
    717       1.33  kiyohara 			break;
    718       1.33  kiyohara #endif
    719       1.33  kiyohara 
    720       1.22  kiyohara #ifdef ARMADAXP
    721       1.22  kiyohara 		case MARVELL_ARMADAXP_MV78130:
    722       1.22  kiyohara 		case MARVELL_ARMADAXP_MV78160:
    723       1.22  kiyohara 		case MARVELL_ARMADAXP_MV78230:
    724       1.22  kiyohara 		case MARVELL_ARMADAXP_MV78260:
    725       1.22  kiyohara 		case MARVELL_ARMADAXP_MV78460:
    726       1.28  kiyohara 
    727       1.28  kiyohara 		case MARVELL_ARMADA370_MV6707:
    728       1.28  kiyohara 		case MARVELL_ARMADA370_MV6710:
    729       1.28  kiyohara 		case MARVELL_ARMADA370_MV6W11:
    730       1.22  kiyohara 		  {
    731       1.22  kiyohara 			extern struct arm32_pci_chipset
    732       1.22  kiyohara 			    arm32_mvpex2_chipset, arm32_mvpex3_chipset,
    733       1.22  kiyohara 			    arm32_mvpex4_chipset, arm32_mvpex5_chipset;
    734       1.22  kiyohara 			const struct {
    735       1.22  kiyohara 				bus_size_t offset;
    736       1.22  kiyohara 				struct bus_space *io_bs_tag;
    737       1.22  kiyohara 				struct bus_space *mem_bs_tag;
    738       1.22  kiyohara 				struct arm32_pci_chipset *chipset;
    739       1.22  kiyohara 				int iotag;
    740       1.22  kiyohara 				int memtag;
    741       1.22  kiyohara 			} mvpex_tags[] = {
    742       1.22  kiyohara 				{	MVSOC_PEX_BASE,
    743       1.22  kiyohara 					&armadaxp_pex00_io_bs_tag,
    744       1.22  kiyohara 					&armadaxp_pex00_mem_bs_tag,
    745       1.22  kiyohara 					&arm32_mvpex0_chipset,
    746       1.22  kiyohara 					ARMADAXP_TAG_PEX00_IO,
    747       1.22  kiyohara 					ARMADAXP_TAG_PEX00_MEM },
    748       1.22  kiyohara 
    749       1.22  kiyohara 				{	ARMADAXP_PEX01_BASE,
    750       1.22  kiyohara 					&armadaxp_pex01_io_bs_tag,
    751       1.22  kiyohara 					&armadaxp_pex01_mem_bs_tag,
    752       1.22  kiyohara 					&arm32_mvpex1_chipset,
    753       1.22  kiyohara 					ARMADAXP_TAG_PEX01_IO,
    754       1.22  kiyohara 					ARMADAXP_TAG_PEX01_MEM	},
    755       1.22  kiyohara 
    756       1.22  kiyohara 				{	ARMADAXP_PEX02_BASE,
    757       1.22  kiyohara 					&armadaxp_pex02_io_bs_tag,
    758       1.22  kiyohara 					&armadaxp_pex02_mem_bs_tag,
    759       1.22  kiyohara 					&arm32_mvpex2_chipset,
    760       1.22  kiyohara 					ARMADAXP_TAG_PEX02_IO,
    761       1.22  kiyohara 					ARMADAXP_TAG_PEX02_MEM	},
    762       1.22  kiyohara 
    763       1.22  kiyohara 				{	ARMADAXP_PEX03_BASE,
    764       1.22  kiyohara 					&armadaxp_pex03_io_bs_tag,
    765       1.22  kiyohara 					&armadaxp_pex03_mem_bs_tag,
    766       1.22  kiyohara 					&arm32_mvpex3_chipset,
    767       1.22  kiyohara 					ARMADAXP_TAG_PEX03_IO,
    768       1.22  kiyohara 					ARMADAXP_TAG_PEX03_MEM	},
    769       1.22  kiyohara 
    770       1.22  kiyohara 				{	ARMADAXP_PEX2_BASE,
    771       1.22  kiyohara 					&armadaxp_pex2_io_bs_tag,
    772       1.22  kiyohara 					&armadaxp_pex2_mem_bs_tag,
    773       1.22  kiyohara 					&arm32_mvpex4_chipset,
    774       1.22  kiyohara 					ARMADAXP_TAG_PEX2_IO,
    775       1.22  kiyohara 					ARMADAXP_TAG_PEX2_MEM	},
    776       1.22  kiyohara 
    777       1.22  kiyohara 				{	ARMADAXP_PEX3_BASE,
    778       1.22  kiyohara 					&armadaxp_pex3_io_bs_tag,
    779       1.22  kiyohara 					&armadaxp_pex3_mem_bs_tag,
    780       1.22  kiyohara 					&arm32_mvpex5_chipset,
    781       1.22  kiyohara 					ARMADAXP_TAG_PEX3_IO,
    782       1.22  kiyohara 					ARMADAXP_TAG_PEX3_MEM	},
    783       1.22  kiyohara 
    784       1.22  kiyohara 				{ 0, 0, 0, 0, 0 },
    785       1.22  kiyohara 			};
    786       1.22  kiyohara 
    787       1.22  kiyohara 			for (i = 0; mvpex_tags[i].offset != 0; i++) {
    788       1.22  kiyohara 				if (mva->mva_offset != mvpex_tags[i].offset)
    789       1.22  kiyohara 					continue;
    790       1.22  kiyohara 				break;
    791       1.22  kiyohara 			}
    792       1.22  kiyohara 			if (mvpex_tags[i].offset == 0)
    793       1.22  kiyohara 				return;
    794       1.22  kiyohara 			mvpex_io_bs_tag = mvpex_tags[i].io_bs_tag;
    795       1.22  kiyohara 			mvpex_mem_bs_tag = mvpex_tags[i].mem_bs_tag;
    796       1.22  kiyohara 			arm32_mvpex_chipset = mvpex_tags[i].chipset;
    797       1.22  kiyohara 			iotag = mvpex_tags[i].iotag;
    798       1.22  kiyohara 			memtag = mvpex_tags[i].memtag;
    799       1.22  kiyohara 			break;
    800       1.22  kiyohara 		  }
    801       1.22  kiyohara #endif
    802       1.22  kiyohara 
    803        1.1  kiyohara 		default:
    804        1.1  kiyohara 			return;
    805        1.1  kiyohara 		}
    806        1.1  kiyohara 
    807        1.1  kiyohara 		arm32_mvpex_chipset->pc_conf_v = device_private(dev);
    808        1.1  kiyohara 		arm32_mvpex_chipset->pc_intr_v = device_private(dev);
    809        1.1  kiyohara 
    810        1.1  kiyohara 		io_bs_tag = prop_data_create_data_nocopy(
    811        1.1  kiyohara 		    mvpex_io_bs_tag, sizeof(struct bus_space));
    812        1.1  kiyohara 		KASSERT(io_bs_tag != NULL);
    813        1.1  kiyohara 		prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
    814        1.1  kiyohara 		prop_object_release(io_bs_tag);
    815        1.1  kiyohara 		mem_bs_tag = prop_data_create_data_nocopy(
    816        1.1  kiyohara 		    mvpex_mem_bs_tag, sizeof(struct bus_space));
    817        1.1  kiyohara 		KASSERT(mem_bs_tag != NULL);
    818        1.1  kiyohara 		prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
    819        1.1  kiyohara 		prop_object_release(mem_bs_tag);
    820        1.1  kiyohara 
    821        1.1  kiyohara 		pc = prop_data_create_data_nocopy(arm32_mvpex_chipset,
    822        1.1  kiyohara 		    sizeof(struct arm32_pci_chipset));
    823        1.1  kiyohara 		KASSERT(pc != NULL);
    824        1.1  kiyohara 		prop_dictionary_set(dict, "pci-chipset", pc);
    825        1.1  kiyohara 		prop_object_release(pc);
    826        1.1  kiyohara 
    827        1.1  kiyohara 		marvell_startend_by_tag(iotag, &start, &end);
    828        1.1  kiyohara 		prop_dictionary_set_uint64(dict, "iostart", start);
    829        1.1  kiyohara 		prop_dictionary_set_uint64(dict, "ioend", end);
    830        1.1  kiyohara 		marvell_startend_by_tag(memtag, &start, &end);
    831        1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memstart", start);
    832        1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memend", end);
    833        1.1  kiyohara 		prop_dictionary_set_uint32(dict,
    834        1.1  kiyohara 		    "cache-line-size", arm_dcache_align);
    835        1.1  kiyohara 	}
    836        1.1  kiyohara #endif
    837        1.1  kiyohara }
    838        1.1  kiyohara 
    839        1.1  kiyohara #if NGTPCI > 0 || NMVPEX > 0
    840        1.1  kiyohara static void
    841        1.1  kiyohara marvell_startend_by_tag(int tag, uint64_t *start, uint64_t *end)
    842        1.1  kiyohara {
    843        1.1  kiyohara 	uint32_t base, size;
    844        1.1  kiyohara 	int win;
    845        1.1  kiyohara 
    846        1.1  kiyohara 	win = mvsoc_target(tag, NULL, NULL, &base, &size);
    847        1.1  kiyohara 	if (size != 0) {
    848        1.1  kiyohara 		if (win < nremap)
    849        1.1  kiyohara 			*start = read_mlmbreg(MVSOC_MLMB_WRLR(win)) |
    850        1.1  kiyohara 			    ((read_mlmbreg(MVSOC_MLMB_WRHR(win)) << 16) << 16);
    851        1.1  kiyohara 		else
    852        1.1  kiyohara 			*start = base;
    853        1.1  kiyohara 		*end = *start + size - 1;
    854        1.1  kiyohara 	}
    855        1.1  kiyohara }
    856        1.1  kiyohara #endif
    857