Home | History | Annotate | Line # | Download | only in mini2440
audio_mini2440.c revision 1.2
      1  1.1  nisimura /*-
      2  1.1  nisimura  * Copyright (c) 2012 The NetBSD Foundation, Inc.
      3  1.1  nisimura  * All rights reserved.
      4  1.1  nisimura  *
      5  1.1  nisimura  * This code is derived from software contributed to The NetBSD Foundation
      6  1.1  nisimura  * by Paul Fleischer <paul (at) xpg.dk>
      7  1.1  nisimura  *
      8  1.1  nisimura  * Redistribution and use in source and binary forms, with or without
      9  1.1  nisimura  * modification, are permitted provided that the following conditions
     10  1.1  nisimura  * are met:
     11  1.1  nisimura  * 1. Redistributions of source code must retain the above copyright
     12  1.1  nisimura  *    notice, this list of conditions and the following disclaimer.
     13  1.1  nisimura  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1  nisimura  *    notice, this list of conditions and the following disclaimer in the
     15  1.1  nisimura  *    documentation and/or other materials provided with the distribution.
     16  1.1  nisimura  *
     17  1.1  nisimura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     18  1.1  nisimura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19  1.1  nisimura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20  1.1  nisimura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     21  1.1  nisimura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22  1.1  nisimura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23  1.1  nisimura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24  1.1  nisimura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25  1.1  nisimura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26  1.1  nisimura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27  1.1  nisimura  * POSSIBILITY OF SUCH DAMAGE.
     28  1.1  nisimura  */
     29  1.1  nisimura 
     30  1.1  nisimura #include <sys/cdefs.h>
     31  1.1  nisimura #include <sys/param.h>
     32  1.1  nisimura #include <sys/device.h>
     33  1.1  nisimura #include <sys/malloc.h>
     34  1.1  nisimura #include <sys/fcntl.h>
     35  1.1  nisimura #include <sys/audioio.h>
     36  1.1  nisimura 
     37  1.1  nisimura #include <sys/bus.h>
     38  1.1  nisimura 
     39  1.1  nisimura #include <dev/audio_if.h>
     40  1.1  nisimura 
     41  1.1  nisimura 
     42  1.1  nisimura #include <dev/ic/uda1341var.h>
     43  1.1  nisimura 
     44  1.1  nisimura #include <arch/arm/s3c2xx0/s3c2440reg.h>
     45  1.1  nisimura #include <arch/arm/s3c2xx0/s3c2440var.h>
     46  1.1  nisimura 
     47  1.1  nisimura #include <arch/arm/s3c2xx0/s3c2440_dma.h>
     48  1.1  nisimura #include <arch/arm/s3c2xx0/s3c2440_i2s.h>
     49  1.1  nisimura 
     50  1.1  nisimura /*#define AUDIO_MINI2440_DEBUG*/
     51  1.1  nisimura 
     52  1.1  nisimura #ifdef AUDIO_MINI2440_DEBUG
     53  1.1  nisimura #define DPRINTF(x) do {printf x; } while (/*CONSTCOND*/0)
     54  1.1  nisimura #else
     55  1.1  nisimura #define DPRINTF(s) do {} while (/*CONSTCOND*/0)
     56  1.1  nisimura #endif
     57  1.1  nisimura 
     58  1.1  nisimura struct uda_softc {
     59  1.1  nisimura 	device_t		sc_dev;
     60  1.1  nisimura 	kmutex_t		sc_lock;
     61  1.1  nisimura 	kmutex_t		sc_intr_lock;
     62  1.1  nisimura 
     63  1.1  nisimura 	struct uda1341_softc	sc_uda1341;
     64  1.1  nisimura 
     65  1.1  nisimura 	s3c2440_i2s_buf_t	sc_play_buf;
     66  1.1  nisimura 	s3c2440_i2s_buf_t	sc_rec_buf;
     67  1.1  nisimura 
     68  1.1  nisimura 	void			*sc_i2s_handle;
     69  1.1  nisimura 
     70  1.1  nisimura 	bool			sc_open;
     71  1.1  nisimura };
     72  1.1  nisimura 
     73  1.1  nisimura int	uda_ssio_open(void *, int);
     74  1.1  nisimura void	uda_ssio_close(void *);
     75  1.1  nisimura int	uda_ssio_set_params(void *, int, int, audio_params_t *, audio_params_t *,
     76  1.1  nisimura 		       stream_filter_list_t *, stream_filter_list_t *);
     77  1.1  nisimura int	uda_ssio_round_blocksize(void *, int, int, const audio_params_t *);
     78  1.1  nisimura int	uda_ssio_start_output(void *, void *, int, void (*)(void *),
     79  1.1  nisimura 			      void *);
     80  1.1  nisimura int	uda_ssio_start_input(void *, void *, int, void (*)(void *),
     81  1.1  nisimura 			      void *);
     82  1.1  nisimura int	uda_ssio_halt_output(void *);
     83  1.1  nisimura int	uda_ssio_halt_input(void *);
     84  1.1  nisimura int	uda_ssio_getdev(void *, struct audio_device *ret);
     85  1.1  nisimura void*	uda_ssio_allocm(void *, int, size_t);
     86  1.1  nisimura void	uda_ssio_freem(void *, void *, size_t);
     87  1.1  nisimura size_t	uda_ssio_round_buffersize(void *, int, size_t);
     88  1.1  nisimura int	uda_ssio_getprops(void *);
     89  1.1  nisimura void	uda_ssio_get_locks(void *, kmutex_t**, kmutex_t**);
     90  1.1  nisimura 
     91  1.1  nisimura struct audio_hw_if uda1341_hw_if = {
     92  1.2     isaki 	.open			= uda_ssio_open,
     93  1.2     isaki 	.close			= uda_ssio_close,
     94  1.2     isaki 	.query_encoding		= uda1341_query_encodings,
     95  1.2     isaki 	.set_params		= uda_ssio_set_params,
     96  1.2     isaki 	.round_blocksize	= uda_ssio_round_blocksize,
     97  1.2     isaki 	.start_output		= uda_ssio_start_output,
     98  1.2     isaki 	.start_input		= uda_ssio_start_input,
     99  1.2     isaki 	.halt_output		= uda_ssio_halt_output,
    100  1.2     isaki 	.halt_input		= uda_ssio_halt_input,
    101  1.2     isaki 	.getdev			= uda_ssio_getdev,
    102  1.2     isaki 	.set_port		= uda1341_set_port,
    103  1.2     isaki 	.get_port		= uda1341_get_port,
    104  1.2     isaki 	.query_devinfo		= uda1341_query_devinfo,
    105  1.2     isaki 	.allocm			= uda_ssio_allocm,
    106  1.2     isaki 	.freem			= uda_ssio_freem,
    107  1.2     isaki 	.round_buffersize	= uda_ssio_round_buffersize,
    108  1.2     isaki 	.get_props		= uda_ssio_getprops,
    109  1.2     isaki 	.get_locks		= uda_ssio_get_locks
    110  1.1  nisimura };
    111  1.1  nisimura 
    112  1.1  nisimura static struct audio_device uda1341_device = {
    113  1.1  nisimura 	"MINI2240-UDA1341",
    114  1.1  nisimura 	"0.1",
    115  1.1  nisimura 	"uda_ssio"
    116  1.1  nisimura };
    117  1.1  nisimura 
    118  1.1  nisimura void uda_ssio_l3_write(void *,int mode, int value);
    119  1.1  nisimura 
    120  1.1  nisimura int uda_ssio_match(device_t, cfdata_t, void*);
    121  1.1  nisimura void uda_ssio_attach(device_t, device_t, void*);
    122  1.1  nisimura 
    123  1.1  nisimura CFATTACH_DECL_NEW(udassio, sizeof(struct uda_softc),
    124  1.1  nisimura 	      uda_ssio_match, uda_ssio_attach, NULL, NULL);
    125  1.1  nisimura 
    126  1.1  nisimura int
    127  1.1  nisimura uda_ssio_match(device_t parent, cfdata_t match, void *aux)
    128  1.1  nisimura {
    129  1.1  nisimura 	DPRINTF(("%s\n", __func__));
    130  1.1  nisimura 	/* Not quite sure how we can detect the UDA1341 chip */
    131  1.1  nisimura 	return 1;
    132  1.1  nisimura }
    133  1.1  nisimura 
    134  1.1  nisimura void
    135  1.1  nisimura uda_ssio_attach(device_t parent, device_t self, void *aux)
    136  1.1  nisimura {
    137  1.1  nisimura 	/*	struct s3c2xx0_attach_args *sa = aux;*/
    138  1.1  nisimura 	struct uda_softc *sc = device_private(self);
    139  1.1  nisimura 	struct s3c2xx0_softc *s3sc = s3c2xx0_softc; /* Shortcut */
    140  1.1  nisimura 	struct s3c2440_i2s_attach_args *aa = aux;
    141  1.1  nisimura 	uint32_t reg;
    142  1.1  nisimura 
    143  1.1  nisimura 	sc->sc_dev = self;
    144  1.1  nisimura 
    145  1.1  nisimura 	sc->sc_play_buf = NULL;
    146  1.1  nisimura 	sc->sc_i2s_handle = aa->i2sa_handle;
    147  1.1  nisimura 	sc->sc_open = false;
    148  1.1  nisimura 
    149  1.1  nisimura 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NONE);
    150  1.1  nisimura 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
    151  1.1  nisimura 
    152  1.1  nisimura 	s3c2440_i2s_set_intr_lock(aa->i2sa_handle, &sc->sc_intr_lock);
    153  1.1  nisimura 
    154  1.1  nisimura 	/* arch/arm/s3c2xx0/s3c2440.c initializes the I2S subsystem for us */
    155  1.1  nisimura 
    156  1.1  nisimura 	/* Setup GPIO pins to output for L3 communication.
    157  1.1  nisimura 	   GPB3 (L3DATA) will have to be switched to input when reading
    158  1.1  nisimura 	   from the L3 bus.
    159  1.1  nisimura 
    160  1.1  nisimura 	   GPB2 - L3MODE
    161  1.1  nisimura 	   GPB3 - L3DATA
    162  1.1  nisimura 	   GPB4 - L3CLOCK
    163  1.1  nisimura 	   TODO: Make this configurable
    164  1.1  nisimura 	*/
    165  1.1  nisimura 	reg = bus_space_read_4(s3sc->sc_iot, s3sc->sc_gpio_ioh, GPIO_PBCON);
    166  1.1  nisimura 	reg = GPIO_SET_FUNC(reg, 2, 1);
    167  1.1  nisimura 	reg = GPIO_SET_FUNC(reg, 3, 1);
    168  1.1  nisimura 	reg = GPIO_SET_FUNC(reg, 4, 1);
    169  1.1  nisimura 	bus_space_write_4(s3sc->sc_iot, s3sc->sc_gpio_ioh, GPIO_PBCON, reg);
    170  1.1  nisimura 
    171  1.1  nisimura 	reg = bus_space_read_4(s3sc->sc_iot, s3sc->sc_gpio_ioh, GPIO_PBDAT);
    172  1.1  nisimura 	reg = GPIO_SET_DATA(reg, 4, 1);
    173  1.1  nisimura 	reg = GPIO_SET_DATA(reg, 3, 0);
    174  1.1  nisimura 	reg = GPIO_SET_DATA(reg, 2, 1);
    175  1.1  nisimura 	bus_space_write_4(s3sc->sc_iot, s3sc->sc_gpio_ioh, GPIO_PBDAT, reg);
    176  1.1  nisimura 
    177  1.1  nisimura 	printf("\n");
    178  1.1  nisimura 
    179  1.1  nisimura 	/* uda1341_attach resets the uda1341 sc, so it has to be called before
    180  1.1  nisimura 	   attributes are set on the sc.*/
    181  1.1  nisimura 	uda1341_attach(&sc->sc_uda1341);
    182  1.1  nisimura 
    183  1.1  nisimura 	/* Configure the UDA1341 Codec */
    184  1.1  nisimura 	sc->sc_uda1341.parent = sc;
    185  1.1  nisimura 	sc->sc_uda1341.sc_l3_write = uda_ssio_l3_write;
    186  1.1  nisimura 	sc->sc_uda1341.sc_bus_format = UDA1341_BUS_MSB;
    187  1.1  nisimura 
    188  1.1  nisimura 	/* Configure I2S controller */
    189  1.1  nisimura 	s3c2440_i2s_set_bus_format(sc->sc_i2s_handle, S3C2440_I2S_BUS_MSB);
    190  1.1  nisimura 	// Attach
    191  1.1  nisimura 	audio_attach_mi(&uda1341_hw_if, &sc->sc_uda1341, self);
    192  1.1  nisimura }
    193  1.1  nisimura 
    194  1.1  nisimura int
    195  1.1  nisimura uda_ssio_open(void *handle, int flags)
    196  1.1  nisimura {
    197  1.1  nisimura 	struct uda1341_softc *uc = handle;
    198  1.1  nisimura 	struct uda_softc *sc = uc->parent;
    199  1.1  nisimura 	int retval;
    200  1.1  nisimura 
    201  1.1  nisimura 	DPRINTF(("%s\n", __func__));
    202  1.1  nisimura 
    203  1.1  nisimura 	if (sc->sc_open)
    204  1.1  nisimura 		return EBUSY;
    205  1.1  nisimura 
    206  1.1  nisimura 	/* We only support write operations */
    207  1.1  nisimura 	if (!(flags & FREAD) && !(flags & FWRITE))
    208  1.1  nisimura 		return EINVAL;
    209  1.1  nisimura 
    210  1.1  nisimura 	/* We can't do much more at this point than to
    211  1.1  nisimura 	   ask the UDA1341 codec to initialize itself
    212  1.1  nisimura 	   (for an unknown system clock)
    213  1.1  nisimura 	*/
    214  1.1  nisimura 	retval = uda1341_open(handle, flags);
    215  1.1  nisimura 	if (retval != 0) {
    216  1.1  nisimura 		return retval;
    217  1.1  nisimura 	}
    218  1.1  nisimura 
    219  1.1  nisimura 	sc->sc_open = true;
    220  1.1  nisimura 
    221  1.1  nisimura 	return 0; /* SUCCESS */
    222  1.1  nisimura }
    223  1.1  nisimura 
    224  1.1  nisimura void
    225  1.1  nisimura uda_ssio_close(void *handle)
    226  1.1  nisimura {
    227  1.1  nisimura 	struct uda1341_softc *uc = handle;
    228  1.1  nisimura 	struct uda_softc *sc = uc->parent;
    229  1.1  nisimura 	DPRINTF(("%s\n", __func__));
    230  1.1  nisimura 
    231  1.1  nisimura 	uda1341_close(handle);
    232  1.1  nisimura 	sc->sc_open = false;
    233  1.1  nisimura }
    234  1.1  nisimura 
    235  1.1  nisimura int
    236  1.1  nisimura uda_ssio_set_params(void *handle, int setmode, int usemode,
    237  1.1  nisimura 		    audio_params_t *play, audio_params_t *rec,
    238  1.1  nisimura 		    stream_filter_list_t *pfil, stream_filter_list_t *rfil)
    239  1.1  nisimura {
    240  1.1  nisimura 	struct uda1341_softc *uc = handle;
    241  1.1  nisimura 	struct uda_softc *sc = uc->parent;
    242  1.1  nisimura 	const struct audio_format *selected_format;
    243  1.1  nisimura 	audio_params_t *params;
    244  1.1  nisimura 	stream_filter_list_t *fil;
    245  1.1  nisimura 	int retval;
    246  1.1  nisimura 
    247  1.1  nisimura 	DPRINTF(("%s: setmode: %d\n", __func__, setmode));
    248  1.1  nisimura 	DPRINTF(("%s: usemode: %d\n", __func__, usemode));
    249  1.1  nisimura 
    250  1.1  nisimura 	if (setmode == 0)
    251  1.1  nisimura 		setmode = usemode;
    252  1.1  nisimura 
    253  1.1  nisimura 	if (setmode & AUMODE_PLAY) {
    254  1.1  nisimura 		params = play;
    255  1.1  nisimura 		fil = pfil;
    256  1.1  nisimura 	} else if (setmode == AUMODE_RECORD) {
    257  1.1  nisimura 		params = rec;
    258  1.1  nisimura 		fil = rfil;
    259  1.1  nisimura 	} else {
    260  1.1  nisimura 		return EINVAL;
    261  1.1  nisimura 	}
    262  1.1  nisimura 
    263  1.1  nisimura 	DPRINTF(("%s: %dHz, encoding: %d, precision: %d, channels: %d\n",
    264  1.1  nisimura 		 __func__, params->sample_rate, params->encoding, play->precision,
    265  1.1  nisimura 		 params->channels));
    266  1.1  nisimura 
    267  1.1  nisimura 	if (params->sample_rate != 8000 &&
    268  1.1  nisimura 	    params->sample_rate != 11025 &&
    269  1.1  nisimura 	    params->sample_rate != 22050 &&
    270  1.1  nisimura 	    params->sample_rate != 32000 &&
    271  1.1  nisimura 	    params->sample_rate != 44100 &&
    272  1.1  nisimura 	    params->sample_rate != 48000) {
    273  1.1  nisimura 		return EINVAL;
    274  1.1  nisimura 	}
    275  1.1  nisimura 
    276  1.1  nisimura 	retval = auconv_set_converter(uda1341_formats, UDA1341_NFORMATS,
    277  1.1  nisimura 				    setmode, params, true, fil);
    278  1.1  nisimura 	if (retval < 0) {
    279  1.1  nisimura 		printf("Could not find valid format\n");
    280  1.1  nisimura 		return EINVAL;
    281  1.1  nisimura 	}
    282  1.1  nisimura 
    283  1.1  nisimura 	selected_format = &uda1341_formats[retval];
    284  1.1  nisimura 
    285  1.1  nisimura 	if (setmode == AUMODE_PLAY) {
    286  1.1  nisimura 		s3c2440_i2s_set_direction(sc->sc_i2s_handle,
    287  1.1  nisimura 					  S3C2440_I2S_TRANSMIT);
    288  1.1  nisimura 	} else {
    289  1.1  nisimura 		s3c2440_i2s_set_direction(sc->sc_i2s_handle,
    290  1.1  nisimura 					  S3C2440_I2S_RECEIVE);
    291  1.1  nisimura 	}
    292  1.1  nisimura 
    293  1.1  nisimura 	s3c2440_i2s_set_sample_rate(sc->sc_i2s_handle, params->sample_rate);
    294  1.1  nisimura 	s3c2440_i2s_set_sample_width(sc->sc_i2s_handle,
    295  1.1  nisimura 				     selected_format->precision);
    296  1.1  nisimura 
    297  1.1  nisimura 	/* It is vital that sc_system_clock is set PRIOR to calling
    298  1.1  nisimura 	   uda1341_set_params. */
    299  1.1  nisimura 	switch (s3c2440_i2s_get_master_clock(sc->sc_i2s_handle)) {
    300  1.1  nisimura 	case 384:
    301  1.1  nisimura 		uc->sc_system_clock = UDA1341_CLOCK_384;
    302  1.1  nisimura 		break;
    303  1.1  nisimura 	case 256:
    304  1.1  nisimura 		uc->sc_system_clock = UDA1341_CLOCK_256;
    305  1.1  nisimura 		break;
    306  1.1  nisimura 	default:
    307  1.1  nisimura 		return EINVAL;
    308  1.1  nisimura 	}
    309  1.1  nisimura 
    310  1.1  nisimura 	retval = uda1341_set_params(handle, setmode, usemode,
    311  1.1  nisimura 				    play, rec, pfil, rfil);
    312  1.1  nisimura 	if (retval != 0) {
    313  1.1  nisimura 		return retval;
    314  1.1  nisimura 	}
    315  1.1  nisimura 
    316  1.1  nisimura 	/* Setup and enable I2S controller */
    317  1.1  nisimura 	retval = s3c2440_i2s_commit(sc->sc_i2s_handle);
    318  1.1  nisimura 	if (retval != 0) {
    319  1.1  nisimura 		printf("Failed to setup I2S controller\n");
    320  1.1  nisimura 		return retval;
    321  1.1  nisimura 	}
    322  1.1  nisimura 
    323  1.1  nisimura 	return 0;
    324  1.1  nisimura }
    325  1.1  nisimura 
    326  1.1  nisimura int
    327  1.1  nisimura uda_ssio_round_blocksize(void *handle, int bs, int mode,
    328  1.1  nisimura 			 const audio_params_t *param)
    329  1.1  nisimura {
    330  1.1  nisimura 	int out_bs;
    331  1.1  nisimura 	DPRINTF(("%s: %d\n", __func__, bs));
    332  1.1  nisimura 
    333  1.1  nisimura 	out_bs =  (bs + 0x03) & ~0x03;
    334  1.1  nisimura 	DPRINTF(("%s: out_bs: %d\n", __func__, out_bs));
    335  1.1  nisimura 	return out_bs;
    336  1.1  nisimura }
    337  1.1  nisimura 
    338  1.1  nisimura int
    339  1.1  nisimura uda_ssio_start_output(void *handle, void *block, int bsize,
    340  1.1  nisimura 		      void (*intr)(void *), void *intrarg)
    341  1.1  nisimura {
    342  1.1  nisimura 	struct uda1341_softc *uc = handle;
    343  1.1  nisimura 	struct uda_softc *sc = uc->parent;
    344  1.1  nisimura 
    345  1.1  nisimura 	return s3c2440_i2s_output(sc->sc_play_buf, block, bsize, intr, intrarg);
    346  1.1  nisimura }
    347  1.1  nisimura 
    348  1.1  nisimura int
    349  1.1  nisimura uda_ssio_start_input(void *handle, void *block, int bsize,
    350  1.1  nisimura 		     void (*intr)(void *), void *intrarg)
    351  1.1  nisimura {
    352  1.1  nisimura 	struct uda1341_softc *uc = handle;
    353  1.1  nisimura 	struct uda_softc *sc = uc->parent;
    354  1.1  nisimura 
    355  1.1  nisimura 	return s3c2440_i2s_input(sc->sc_rec_buf, block, bsize, intr, intrarg);
    356  1.1  nisimura }
    357  1.1  nisimura 
    358  1.1  nisimura int
    359  1.1  nisimura uda_ssio_halt_output(void *handle)
    360  1.1  nisimura {
    361  1.1  nisimura 	struct uda1341_softc *uc = handle;
    362  1.1  nisimura 	struct uda_softc *sc = uc->parent;
    363  1.1  nisimura 
    364  1.1  nisimura 	return s3c2440_i2s_halt_output(sc->sc_play_buf);
    365  1.1  nisimura }
    366  1.1  nisimura 
    367  1.1  nisimura int
    368  1.1  nisimura uda_ssio_halt_input(void *handle)
    369  1.1  nisimura {
    370  1.1  nisimura 	DPRINTF(("%s\n", __func__));
    371  1.1  nisimura 	return 0;
    372  1.1  nisimura }
    373  1.1  nisimura 
    374  1.1  nisimura int
    375  1.1  nisimura uda_ssio_getdev(void *handle, struct audio_device *ret)
    376  1.1  nisimura {
    377  1.1  nisimura 	*ret = uda1341_device;
    378  1.1  nisimura 	return 0;
    379  1.1  nisimura }
    380  1.1  nisimura 
    381  1.1  nisimura void *
    382  1.1  nisimura uda_ssio_allocm(void *handle, int direction, size_t size)
    383  1.1  nisimura {
    384  1.1  nisimura 	struct uda1341_softc *uc = handle;
    385  1.1  nisimura 	struct uda_softc *sc = uc->parent;
    386  1.1  nisimura 	void *retval = NULL;
    387  1.1  nisimura 
    388  1.1  nisimura 	DPRINTF(("%s\n", __func__));
    389  1.1  nisimura 
    390  1.1  nisimura 	if (direction == AUMODE_PLAY ) {
    391  1.1  nisimura 		if (sc->sc_play_buf != NULL)
    392  1.1  nisimura 			return NULL;
    393  1.1  nisimura 
    394  1.1  nisimura 		s3c2440_i2s_alloc(sc->sc_i2s_handle, direction, size, 0x00, &sc->sc_play_buf);
    395  1.1  nisimura 		DPRINTF(("%s: addr of ring buffer: %p\n", __func__, sc->sc_play_buf->i2b_addr));
    396  1.1  nisimura 		retval = sc->sc_play_buf->i2b_addr;
    397  1.1  nisimura 	} else if (direction == AUMODE_RECORD) {
    398  1.1  nisimura 		if (sc->sc_rec_buf != NULL)
    399  1.1  nisimura 			return NULL;
    400  1.1  nisimura 
    401  1.1  nisimura 		s3c2440_i2s_alloc(sc->sc_i2s_handle, direction, size, 0x00, &sc->sc_rec_buf);
    402  1.1  nisimura 		DPRINTF(("%s: addr of ring buffer: %p\n", __func__, sc->sc_rec_buf->i2b_addr));
    403  1.1  nisimura 		retval = sc->sc_rec_buf->i2b_addr;
    404  1.1  nisimura 	}
    405  1.1  nisimura 
    406  1.1  nisimura 	DPRINTF(("buffer: %p", retval));
    407  1.1  nisimura 
    408  1.1  nisimura 	return retval;
    409  1.1  nisimura }
    410  1.1  nisimura 
    411  1.1  nisimura void
    412  1.1  nisimura uda_ssio_freem(void *handle, void *ptr, size_t size)
    413  1.1  nisimura {
    414  1.1  nisimura 	struct uda1341_softc *uc = handle;
    415  1.1  nisimura 	struct uda_softc *sc = uc->parent;
    416  1.1  nisimura 	DPRINTF(("%s\n", __func__));
    417  1.1  nisimura 
    418  1.1  nisimura 	if (ptr == sc->sc_play_buf->i2b_addr)
    419  1.1  nisimura 		s3c2440_i2s_free(sc->sc_play_buf);
    420  1.1  nisimura 	else if (ptr == sc->sc_rec_buf->i2b_addr)
    421  1.1  nisimura 		s3c2440_i2s_free(sc->sc_rec_buf);
    422  1.1  nisimura }
    423  1.1  nisimura 
    424  1.1  nisimura size_t
    425  1.1  nisimura uda_ssio_round_buffersize(void *handle, int direction, size_t bufsize)
    426  1.1  nisimura {
    427  1.1  nisimura 	DPRINTF(("%s: %d\n", __func__, (int)bufsize));
    428  1.1  nisimura 	return bufsize;
    429  1.1  nisimura }
    430  1.1  nisimura 
    431  1.1  nisimura int
    432  1.1  nisimura uda_ssio_getprops(void *handle)
    433  1.1  nisimura {
    434  1.1  nisimura 	return AUDIO_PROP_PLAYBACK | AUDIO_PROP_CAPTURE;
    435  1.1  nisimura }
    436  1.1  nisimura 
    437  1.1  nisimura void
    438  1.1  nisimura uda_ssio_get_locks(void *handle, kmutex_t **intr, kmutex_t **thread)
    439  1.1  nisimura {
    440  1.1  nisimura 	struct uda1341_softc *uc = handle;
    441  1.1  nisimura 	struct uda_softc *sc = uc->parent;
    442  1.1  nisimura 	//struct uda_softc *sc = handle;
    443  1.1  nisimura 
    444  1.1  nisimura 	*intr = &sc->sc_intr_lock;
    445  1.1  nisimura 	*thread = &sc->sc_lock;
    446  1.1  nisimura }
    447  1.1  nisimura 
    448  1.1  nisimura void
    449  1.1  nisimura uda_ssio_l3_write(void *cookie, int mode, int value)
    450  1.1  nisimura {
    451  1.1  nisimura 	struct s3c2xx0_softc *s3sc = s3c2xx0_softc; /* Shortcut */
    452  1.1  nisimura 	uint32_t reg;
    453  1.1  nisimura 
    454  1.1  nisimura 	/* GPB2: L3MODE
    455  1.1  nisimura 	   GPB3: L2DATA
    456  1.1  nisimura 	   GPB4: L3CLOCK */
    457  1.1  nisimura #define L3MODE	2
    458  1.1  nisimura #define L3DATA	3
    459  1.1  nisimura #define L3CLOCK 4
    460  1.1  nisimura #define READ_GPIO() bus_space_read_4(s3sc->sc_iot, s3sc->sc_gpio_ioh, GPIO_PBDAT)
    461  1.1  nisimura #define WRITE_GPIO(val) bus_space_write_4(s3sc->sc_iot, s3sc->sc_gpio_ioh, GPIO_PBDAT, val)
    462  1.1  nisimura 
    463  1.1  nisimura #define DELAY_TIME 1
    464  1.1  nisimura 
    465  1.1  nisimura 	reg = READ_GPIO();
    466  1.1  nisimura 	reg = GPIO_SET_DATA(reg, L3CLOCK, 1);
    467  1.1  nisimura 	reg = GPIO_SET_DATA(reg, L3MODE, mode);
    468  1.1  nisimura 	reg = GPIO_SET_DATA(reg, L3DATA, 0);
    469  1.1  nisimura 	WRITE_GPIO(reg);
    470  1.1  nisimura 
    471  1.1  nisimura 	if (mode == 1 ) {
    472  1.1  nisimura 		reg = READ_GPIO();
    473  1.1  nisimura 		reg = GPIO_SET_DATA(reg, L3MODE, 1);
    474  1.1  nisimura 		WRITE_GPIO(reg);
    475  1.1  nisimura 	}
    476  1.1  nisimura 
    477  1.1  nisimura 	DELAY(1); /* L3MODE setup time: min 190ns */
    478  1.1  nisimura 
    479  1.1  nisimura 	for(int i = 0; i<8; i++) {
    480  1.1  nisimura 		char bval = (value >> i) & 0x1;
    481  1.1  nisimura 
    482  1.1  nisimura 		reg = READ_GPIO();
    483  1.1  nisimura 		reg = GPIO_SET_DATA(reg, L3CLOCK, 0);
    484  1.1  nisimura 		reg = GPIO_SET_DATA(reg, L3DATA, bval);
    485  1.1  nisimura 		WRITE_GPIO(reg);
    486  1.1  nisimura 
    487  1.1  nisimura 		DELAY(DELAY_TIME);
    488  1.1  nisimura 
    489  1.1  nisimura 		reg = READ_GPIO();
    490  1.1  nisimura 		reg = GPIO_SET_DATA(reg, L3CLOCK, 1);
    491  1.1  nisimura 		reg = GPIO_SET_DATA(reg, L3DATA, bval);
    492  1.1  nisimura 		WRITE_GPIO(reg);
    493  1.1  nisimura 
    494  1.1  nisimura 		DELAY(DELAY_TIME);
    495  1.1  nisimura 	}
    496  1.1  nisimura 
    497  1.1  nisimura 	reg = READ_GPIO();
    498  1.1  nisimura 	reg = GPIO_SET_DATA(reg, L3MODE, 1);
    499  1.1  nisimura 	reg = GPIO_SET_DATA(reg, L3CLOCK, 1);
    500  1.1  nisimura 	reg = GPIO_SET_DATA(reg, L3DATA, 0);
    501  1.1  nisimura 	WRITE_GPIO(reg);
    502  1.1  nisimura 
    503  1.1  nisimura #undef L3MODE
    504  1.1  nisimura #undef L3DATA
    505  1.1  nisimura #undef L3CLOCK
    506  1.1  nisimura #undef DELAY_TIME
    507  1.1  nisimura #undef READ_GPIO
    508  1.1  nisimura #undef WRITE_GPIO
    509  1.1  nisimura }
    510