Home | History | Annotate | Line # | Download | only in netwalker
netwalker_machdep.c revision 1.14
      1  1.14  hkenken /*	$NetBSD: netwalker_machdep.c,v 1.14 2014/03/29 12:00:27 hkenken Exp $	*/
      2   1.1      bsh 
      3   1.1      bsh /*
      4  1.13  hkenken  * Copyright (c) 2002, 2003, 2005, 2010  Genetec Corporation.
      5   1.1      bsh  * All rights reserved.
      6   1.1      bsh  * Written by Hiroyuki Bessho for Genetec Corporation.
      7   1.1      bsh  *
      8   1.1      bsh  * Redistribution and use in source and binary forms, with or without
      9   1.1      bsh  * modification, are permitted provided that the following conditions
     10   1.1      bsh  * are met:
     11   1.1      bsh  * 1. Redistributions of source code must retain the above copyright
     12   1.1      bsh  *    notice, this list of conditions and the following disclaimer.
     13   1.1      bsh  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1      bsh  *    notice, this list of conditions and the following disclaimer in the
     15   1.1      bsh  *    documentation and/or other materials provided with the distribution.
     16   1.1      bsh  *
     17   1.1      bsh  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     18   1.1      bsh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19   1.1      bsh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20   1.1      bsh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     21   1.1      bsh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22   1.1      bsh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23   1.1      bsh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24   1.1      bsh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25   1.1      bsh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26   1.1      bsh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27   1.1      bsh  * POSSIBILITY OF SUCH DAMAGE.
     28   1.1      bsh  *
     29   1.4      wiz  * Machine dependent functions for kernel setup for Sharp Netwalker.
     30   1.1      bsh  * Based on iq80310_machhdep.c
     31   1.1      bsh  */
     32   1.1      bsh /*
     33   1.1      bsh  * Copyright (c) 2001 Wasabi Systems, Inc.
     34   1.1      bsh  * All rights reserved.
     35   1.1      bsh  *
     36   1.1      bsh  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
     37   1.1      bsh  *
     38   1.1      bsh  * Redistribution and use in source and binary forms, with or without
     39   1.1      bsh  * modification, are permitted provided that the following conditions
     40   1.1      bsh  * are met:
     41   1.1      bsh  * 1. Redistributions of source code must retain the above copyright
     42   1.1      bsh  *    notice, this list of conditions and the following disclaimer.
     43   1.1      bsh  * 2. Redistributions in binary form must reproduce the above copyright
     44   1.1      bsh  *    notice, this list of conditions and the following disclaimer in the
     45   1.1      bsh  *    documentation and/or other materials provided with the distribution.
     46   1.1      bsh  * 3. All advertising materials mentioning features or use of this software
     47   1.1      bsh  *    must display the following acknowledgement:
     48   1.1      bsh  *	This product includes software developed for the NetBSD Project by
     49   1.1      bsh  *	Wasabi Systems, Inc.
     50   1.1      bsh  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     51   1.1      bsh  *    or promote products derived from this software without specific prior
     52   1.1      bsh  *    written permission.
     53   1.1      bsh  *
     54   1.1      bsh  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     55   1.1      bsh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     56   1.1      bsh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     57   1.1      bsh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     58   1.1      bsh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     59   1.1      bsh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     60   1.1      bsh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     61   1.1      bsh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     62   1.1      bsh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     63   1.1      bsh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     64   1.1      bsh  * POSSIBILITY OF SUCH DAMAGE.
     65   1.1      bsh  */
     66   1.1      bsh 
     67   1.1      bsh /*
     68   1.1      bsh  * Copyright (c) 1997,1998 Mark Brinicombe.
     69   1.1      bsh  * Copyright (c) 1997,1998 Causality Limited.
     70   1.1      bsh  * All rights reserved.
     71   1.1      bsh  *
     72   1.1      bsh  * Redistribution and use in source and binary forms, with or without
     73   1.1      bsh  * modification, are permitted provided that the following conditions
     74   1.1      bsh  * are met:
     75   1.1      bsh  * 1. Redistributions of source code must retain the above copyright
     76   1.1      bsh  *    notice, this list of conditions and the following disclaimer.
     77   1.1      bsh  * 2. Redistributions in binary form must reproduce the above copyright
     78   1.1      bsh  *    notice, this list of conditions and the following disclaimer in the
     79   1.1      bsh  *    documentation and/or other materials provided with the distribution.
     80   1.1      bsh  * 3. All advertising materials mentioning features or use of this software
     81   1.1      bsh  *    must display the following acknowledgement:
     82   1.1      bsh  *	This product includes software developed by Mark Brinicombe
     83   1.1      bsh  *	for the NetBSD Project.
     84   1.1      bsh  * 4. The name of the company nor the name of the author may be used to
     85   1.1      bsh  *    endorse or promote products derived from this software without specific
     86   1.1      bsh  *    prior written permission.
     87   1.1      bsh  *
     88   1.1      bsh  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     89   1.1      bsh  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     90   1.1      bsh  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     91   1.1      bsh  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     92   1.1      bsh  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     93   1.1      bsh  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     94   1.1      bsh  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     95   1.1      bsh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     96   1.1      bsh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     97   1.1      bsh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     98   1.1      bsh  * SUCH DAMAGE.
     99   1.1      bsh  *
    100   1.4      wiz  * Machine dependent functions for kernel setup for Intel IQ80310 evaluation
    101   1.1      bsh  * boards using RedBoot firmware.
    102   1.1      bsh  */
    103   1.1      bsh 
    104   1.1      bsh #include <sys/cdefs.h>
    105  1.14  hkenken __KERNEL_RCSID(0, "$NetBSD: netwalker_machdep.c,v 1.14 2014/03/29 12:00:27 hkenken Exp $");
    106   1.1      bsh 
    107  1.14  hkenken #include "opt_evbarm_boardtype.h"
    108  1.14  hkenken #include "opt_cputypes.h"
    109   1.1      bsh #include "opt_ddb.h"
    110   1.1      bsh #include "opt_kgdb.h"
    111   1.1      bsh #include "opt_md.h"
    112   1.1      bsh #include "opt_com.h"
    113   1.1      bsh #include "imxuart.h"
    114   1.1      bsh #include "opt_imxuart.h"
    115   1.1      bsh #include "opt_imx.h"
    116  1.12  hkenken #include "opt_imx51_ipuv3.h"
    117  1.12  hkenken #include "wsdisplay.h"
    118   1.1      bsh 
    119   1.1      bsh #include <sys/param.h>
    120   1.1      bsh #include <sys/device.h>
    121   1.1      bsh #include <sys/termios.h>
    122  1.11     matt #include <sys/bus.h>
    123   1.1      bsh 
    124   1.1      bsh #include <machine/db_machdep.h>
    125   1.1      bsh #ifdef KGDB
    126   1.1      bsh #include <sys/kgdb.h>
    127   1.1      bsh #endif
    128   1.1      bsh 
    129   1.1      bsh #include <machine/bootconfig.h>
    130   1.1      bsh 
    131   1.1      bsh #include <arm/arm32/machdep.h>
    132   1.1      bsh 
    133   1.1      bsh #include <arm/imx/imx51reg.h>
    134   1.1      bsh #include <arm/imx/imx51var.h>
    135   1.1      bsh #include <arm/imx/imxgpioreg.h>
    136   1.1      bsh #include <arm/imx/imxwdogreg.h>
    137   1.1      bsh #include <arm/imx/imxuartreg.h>
    138   1.1      bsh #include <arm/imx/imxuartvar.h>
    139   1.1      bsh #include <arm/imx/imx51_iomuxreg.h>
    140   1.1      bsh #include <evbarm/netwalker/netwalker_reg.h>
    141   1.1      bsh 
    142  1.12  hkenken #include "ukbd.h"
    143  1.12  hkenken #if (NUKBD > 0)
    144  1.12  hkenken #include <dev/usb/ukbdvar.h>
    145  1.12  hkenken #endif
    146  1.12  hkenken 
    147   1.1      bsh /* Kernel text starts 1MB in from the bottom of the kernel address space. */
    148   1.1      bsh #define	KERNEL_TEXT_BASE	(KERNEL_BASE + 0x00100000)
    149   1.1      bsh #define	KERNEL_VM_BASE		(KERNEL_BASE + 0x01000000)
    150   1.1      bsh 
    151   1.1      bsh /*
    152   1.1      bsh  * The range 0xc1000000 - 0xccffffff is available for kernel VM space
    153   1.1      bsh  * Core-logic registers and I/O mappings occupy 0xfd000000 - 0xffffffff
    154   1.1      bsh  */
    155   1.1      bsh #define KERNEL_VM_SIZE		0x0C000000
    156   1.1      bsh 
    157   1.1      bsh BootConfig bootconfig;		/* Boot config storage */
    158  1.13  hkenken static char bootargs[MAX_BOOT_STRING];
    159   1.1      bsh char *boot_args = NULL;
    160   1.1      bsh 
    161   1.1      bsh extern char KERNEL_BASE_phys[];
    162   1.1      bsh extern char KERNEL_BASE_virt[];
    163  1.13  hkenken 
    164   1.1      bsh extern int cpu_do_powersave;
    165   1.1      bsh 
    166   1.1      bsh /*
    167   1.1      bsh  * Macros to translate between physical and virtual for a subset of the
    168   1.1      bsh  * kernel address space.  *Not* for general use.
    169   1.1      bsh  */
    170   1.1      bsh #define KERNEL_BASE_PHYS ((paddr_t)&KERNEL_BASE_phys)
    171   1.1      bsh #define KERNEL_BASE_VIRT ((vaddr_t)&KERNEL_BASE_virt)
    172   1.1      bsh #define KERN_VTOPHYS(va) \
    173   1.1      bsh 	((paddr_t)((vaddr_t)va - KERNEL_BASE_VIRT + KERNEL_BASE_PHYS))
    174   1.1      bsh #define KERN_PHYSTOV(pa) \
    175   1.1      bsh 	((vaddr_t)((paddr_t)pa - KERNEL_BASE_PHYS + KERNEL_BASE_VIRT))
    176   1.1      bsh 
    177   1.1      bsh 
    178   1.1      bsh /* Prototypes */
    179   1.1      bsh 
    180   1.1      bsh void consinit(void);
    181   1.1      bsh 
    182   1.1      bsh #ifdef KGDB
    183   1.1      bsh void	kgdb_port_init(void);
    184   1.1      bsh #endif
    185   1.1      bsh 
    186   1.1      bsh static void init_clocks(void);
    187   1.1      bsh static void setup_ioports(void);
    188   1.1      bsh 
    189   1.1      bsh #ifndef CONSPEED
    190   1.1      bsh #define CONSPEED B115200	/* What RedBoot uses */
    191   1.1      bsh #endif
    192   1.1      bsh #ifndef CONMODE
    193   1.1      bsh #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    194   1.1      bsh #endif
    195   1.1      bsh 
    196   1.1      bsh int comcnspeed = CONSPEED;
    197   1.1      bsh int comcnmode = CONMODE;
    198   1.1      bsh 
    199   1.1      bsh /*
    200   1.1      bsh  * Static device mappings. These peripheral registers are mapped at
    201   1.1      bsh  * fixed virtual addresses very early in netwalker_start() so that we
    202   1.1      bsh  * can use them while booting the kernel, and stay at the same address
    203   1.1      bsh  * throughout whole kernel's life time.
    204   1.1      bsh  *
    205   1.1      bsh  * We use this table twice; once with bootstrap page table, and once
    206   1.1      bsh  * with kernel's page table which we build up in initarm().
    207   1.1      bsh  */
    208   1.1      bsh 
    209   1.1      bsh #define _A(a)   ((a) & ~L1_S_OFFSET)
    210   1.1      bsh #define _S(s)   (((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
    211   1.1      bsh 
    212   1.1      bsh static const struct pmap_devmap netwalker_devmap[] = {
    213   1.1      bsh 	{
    214   1.1      bsh 		/* for UART1, IOMUXC */
    215   1.1      bsh 		NETWALKER_IO_VBASE0,
    216   1.1      bsh 		_A(NETWALKER_IO_PBASE0),
    217   1.1      bsh 		L1_S_SIZE * 4,
    218   1.1      bsh 		VM_PROT_READ|VM_PROT_WRITE, PTE_NOCACHE
    219   1.1      bsh 	},
    220   1.1      bsh 	{0, 0, 0, 0, 0 }
    221   1.1      bsh };
    222   1.1      bsh 
    223   1.1      bsh #ifndef MEMSTART
    224   1.1      bsh #define MEMSTART	0x90000000
    225   1.1      bsh #endif
    226   1.1      bsh #ifndef MEMSIZE
    227   1.1      bsh #define MEMSIZE		512
    228   1.1      bsh #endif
    229   1.1      bsh 
    230   1.1      bsh /*
    231   1.1      bsh  * u_int initarm(...)
    232   1.1      bsh  *
    233   1.1      bsh  * Initial entry point on startup. This gets called before main() is
    234   1.1      bsh  * entered.
    235   1.1      bsh  * It should be responsible for setting up everything that must be
    236   1.1      bsh  * in place when main is called.
    237   1.1      bsh  * This includes
    238   1.1      bsh  *   Taking a copy of the boot configuration structure.
    239   1.1      bsh  *   Initialising the physical console so characters can be printed.
    240   1.1      bsh  *   Setting up page tables for the kernel
    241   1.1      bsh  *   Relocating the kernel to the bottom of physical memory
    242   1.1      bsh  */
    243   1.1      bsh u_int
    244   1.1      bsh initarm(void *arg)
    245   1.1      bsh {
    246  1.13  hkenken 	/*
    247  1.13  hkenken 	 * Heads up ... Setup the CPU / MMU / TLB functions
    248  1.13  hkenken 	 */
    249  1.13  hkenken 	if (set_cpufuncs())
    250  1.13  hkenken 		panic("cpu not recognized!");
    251   1.1      bsh 
    252  1.13  hkenken 	/* map some peripheral registers */
    253  1.13  hkenken 	pmap_devmap_bootstrap((vaddr_t)armreg_ttbr_read() & -L1_TABLE_SIZE,
    254  1.13  hkenken 	    netwalker_devmap);
    255   1.1      bsh 
    256  1.13  hkenken 	cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
    257   1.1      bsh 
    258   1.1      bsh 	/* Register devmap for devices we mapped in start */
    259   1.1      bsh 	pmap_devmap_register(netwalker_devmap);
    260   1.1      bsh 	setup_ioports();
    261   1.1      bsh 
    262   1.1      bsh 	consinit();
    263   1.1      bsh 
    264   1.1      bsh #ifdef	NO_POWERSAVE
    265   1.1      bsh 	cpu_do_powersave=0;
    266   1.1      bsh #endif
    267   1.1      bsh 
    268   1.1      bsh 	init_clocks();
    269   1.1      bsh 
    270   1.1      bsh #ifdef KGDB
    271   1.1      bsh 	kgdb_port_init();
    272   1.1      bsh #endif
    273   1.1      bsh 
    274   1.1      bsh 	/* Talk to the user */
    275  1.13  hkenken 	printf("\nNetBSD/evbarm (" ___STRING(EVBARM_BOARDTYPE) ") booting ...\n");
    276  1.13  hkenken 
    277  1.13  hkenken 	bootargs[0] = '\0';
    278   1.1      bsh 
    279  1.13  hkenken #if defined(VERBOSE_INIT_ARM) || 1
    280  1.13  hkenken 	printf("initarm: Configuring system");
    281  1.13  hkenken 	printf(", CLIDR=%010o CTR=%#x",
    282  1.13  hkenken 	    armreg_clidr_read(), armreg_ctr_read());
    283  1.13  hkenken 	printf("\n");
    284  1.13  hkenken #endif
    285   1.1      bsh 	/*
    286   1.1      bsh 	 * Ok we have the following memory map
    287   1.1      bsh 	 *
    288   1.1      bsh 	 * Physical Address Range     Description
    289   1.1      bsh 	 * -----------------------    ----------------------------------
    290   1.1      bsh 	 *
    291   1.1      bsh 	 * 0x90000000 - 0x97FFFFFF    DDR SDRAM (128MByte)
    292   1.1      bsh 	 *
    293   1.1      bsh 	 * The initarm() has the responsibility for creating the kernel
    294   1.1      bsh 	 * page tables.
    295   1.1      bsh 	 * It must also set up various memory pointers that are used
    296   1.1      bsh 	 * by pmap etc.
    297   1.1      bsh 	 */
    298   1.1      bsh 
    299   1.1      bsh #ifdef VERBOSE_INIT_ARM
    300   1.1      bsh 	printf("initarm: Configuring system ...\n");
    301   1.1      bsh #endif
    302   1.1      bsh 	/* Fake bootconfig structure for the benefit of pmap.c */
    303   1.1      bsh 	/* XXX must make the memory description h/w independent */
    304   1.1      bsh 	bootconfig.dramblocks = 1;
    305   1.1      bsh 	bootconfig.dram[0].address = MEMSTART;
    306  1.13  hkenken 	bootconfig.dram[0].pages = (MEMSIZE * 1024 * 1024) / PAGE_SIZE;
    307   1.1      bsh 
    308  1.13  hkenken 	arm32_bootmem_init(bootconfig.dram[0].address,
    309  1.13  hkenken 	    bootconfig.dram[0].pages * PAGE_SIZE, (uintptr_t)KERNEL_BASE_PHYS);
    310   1.1      bsh 
    311  1.13  hkenken 	arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_HIGH, 0,
    312  1.13  hkenken 	    netwalker_devmap, false);
    313   1.1      bsh 
    314   1.1      bsh 	/* disable power down counter in watch dog,
    315   1.1      bsh 	   This must be done within 16 seconds of start-up. */
    316   1.1      bsh 	ioreg16_write(NETWALKER_WDOG_VBASE + IMX_WDOG_WMCR, 0);
    317   1.1      bsh 
    318  1.13  hkenken #ifdef BOOTHOWTO
    319  1.13  hkenken 	boothowto |= BOOTHOWTO;
    320   1.1      bsh #endif
    321   1.1      bsh 
    322   1.1      bsh #ifdef VERBOSE_INIT_ARM
    323  1.13  hkenken 	printf("initarm done.\n");
    324   1.1      bsh #endif
    325  1.13  hkenken 	return initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE, NULL, 0);
    326   1.1      bsh }
    327   1.1      bsh 
    328   1.1      bsh 
    329   1.1      bsh static void
    330   1.1      bsh init_clocks(void)
    331   1.1      bsh {
    332   1.9     matt 	cortex_pmc_ccnt_init();
    333   1.1      bsh }
    334   1.1      bsh 
    335   1.1      bsh struct iomux_setup {
    336   1.6      bsh 	/* iomux registers are 32-bit wide, but upper 16 bits are not
    337   1.6      bsh 	 * used. */
    338   1.6      bsh 	uint16_t	reg;
    339   1.6      bsh 	uint16_t	val;
    340   1.1      bsh };
    341   1.1      bsh 
    342   1.6      bsh #define	IOMUX_M(padname, mux)		\
    343   1.6      bsh 	IOMUX_DATA(__CONCAT(IOMUXC_SW_MUX_CTL_PAD_,padname), mux)
    344   1.6      bsh 
    345   1.6      bsh #define	IOMUX_P(padname, pad)		\
    346   1.6      bsh 	IOMUX_DATA(__CONCAT(IOMUXC_SW_PAD_CTL_PAD_,padname), pad)
    347   1.6      bsh 
    348   1.6      bsh #define	IOMUX_MP(padname, mux, pad)	\
    349   1.6      bsh 	IOMUX_M(padname, mux), \
    350   1.6      bsh 	IOMUX_P(padname, pad)
    351   1.6      bsh 
    352   1.6      bsh 
    353   1.6      bsh #define	IOMUX_DATA(offset, value)	\
    354   1.6      bsh 	{				\
    355   1.6      bsh 		.reg = (offset),	\
    356   1.6      bsh 		.val = (value),		\
    357   1.1      bsh 	}
    358   1.1      bsh 
    359   1.1      bsh 
    360  1.13  hkenken /*
    361  1.13  hkenken  * set same values to IOMUX registers as linux kernel does
    362   1.6      bsh  */
    363   1.1      bsh const struct iomux_setup iomux_setup_data[] = {
    364   1.6      bsh #define	HYS	PAD_CTL_HYS
    365   1.6      bsh #define	ODE	PAD_CTL_ODE
    366   1.6      bsh #define	DSEHIGH	PAD_CTL_DSE_HIGH
    367   1.6      bsh #define	DSEMID	PAD_CTL_DSE_MID
    368   1.6      bsh #define	DSELOW	PAD_CTL_DSE_LOW
    369   1.6      bsh #define	DSEMAX	PAD_CTL_DSE_MAX
    370   1.6      bsh #define	SRE	PAD_CTL_SRE
    371   1.6      bsh #define	KEEPER	PAD_CTL_KEEPER
    372   1.6      bsh #define	PULL	PAD_CTL_PULL
    373   1.6      bsh #define	PU_22K	PAD_CTL_PUS_22K_PU
    374   1.6      bsh #define	PU_47K	PAD_CTL_PUS_47K_PU
    375   1.6      bsh #define	PU_100K	PAD_CTL_PUS_100K_PU
    376   1.6      bsh #define	PD_100K	PAD_CTL_PUS_100K_PD
    377   1.6      bsh #define	HVE	PAD_CTL_HVE	/* Low output voltage */
    378   1.6      bsh 
    379   1.6      bsh #define	ALT0	IOMUX_CONFIG_ALT0
    380   1.6      bsh #define	ALT1	IOMUX_CONFIG_ALT1
    381   1.6      bsh #define	ALT2	IOMUX_CONFIG_ALT2
    382   1.6      bsh #define	ALT3	IOMUX_CONFIG_ALT3
    383   1.6      bsh #define	ALT4	IOMUX_CONFIG_ALT4
    384   1.6      bsh #define	ALT5	IOMUX_CONFIG_ALT5
    385   1.6      bsh #define	ALT6	IOMUX_CONFIG_ALT6
    386   1.6      bsh #define	ALT7	IOMUX_CONFIG_ALT7
    387   1.6      bsh #define	SION	IOMUX_CONFIG_SION
    388   1.6      bsh 
    389   1.6      bsh 	/* left button */
    390   1.6      bsh 	IOMUX_MP(EIM_EB2, ALT1, HYS),
    391   1.6      bsh 	/* right button */
    392   1.6      bsh 	IOMUX_MP(EIM_EB3, ALT1, HYS),
    393   1.6      bsh 
    394   1.6      bsh 	/* UART1 */
    395   1.6      bsh 	IOMUX_MP(UART1_RXD, ALT0, HYS | PULL | DSEHIGH | SRE),
    396   1.6      bsh 	IOMUX_MP(UART1_TXD, ALT0, HYS | PULL | DSEHIGH | SRE),
    397   1.6      bsh 	IOMUX_MP(UART1_RTS, ALT0, HYS | PULL | DSEHIGH),
    398   1.6      bsh 	IOMUX_MP(UART1_CTS, ALT0, HYS | PULL | DSEHIGH),
    399   1.6      bsh 
    400   1.6      bsh 	/* LCD Display */
    401   1.6      bsh 	IOMUX_M(DI1_PIN2, ALT0),
    402   1.6      bsh 	IOMUX_M(DI1_PIN3, ALT0),
    403   1.6      bsh 
    404   1.6      bsh 	IOMUX_DATA(IOMUXC_SW_PAD_CTL_GRP_DISP1_PKE0, PAD_CTL_PKE),
    405   1.6      bsh #if 0
    406   1.6      bsh 	IOMUX_MP(DISP1_DAT0, ALT0, SRE | DSEMAX | PULL),
    407   1.6      bsh 	IOMUX_MP(DISP1_DAT1, ALT0, SRE | DSEMAX | PULL),
    408   1.6      bsh 	IOMUX_MP(DISP1_DAT2, ALT0, SRE | DSEMAX | PULL),
    409   1.6      bsh 	IOMUX_MP(DISP1_DAT3, ALT0, SRE | DSEMAX | PULL),
    410   1.6      bsh 	IOMUX_MP(DISP1_DAT4, ALT0, SRE | DSEMAX | PULL),
    411   1.6      bsh 	IOMUX_MP(DISP1_DAT5, ALT0, SRE | DSEMAX | PULL),
    412   1.6      bsh #endif
    413   1.6      bsh 	IOMUX_M(DISP1_DAT6, ALT0),
    414   1.6      bsh 	IOMUX_M(DISP1_DAT7, ALT0),
    415   1.6      bsh 	IOMUX_M(DISP1_DAT8, ALT0),
    416   1.6      bsh 	IOMUX_M(DISP1_DAT9, ALT0),
    417   1.6      bsh 	IOMUX_M(DISP1_DAT10, ALT0),
    418   1.6      bsh 	IOMUX_M(DISP1_DAT11, ALT0),
    419   1.6      bsh 	IOMUX_M(DISP1_DAT12, ALT0),
    420   1.6      bsh 	IOMUX_M(DISP1_DAT13, ALT0),
    421   1.6      bsh 	IOMUX_M(DISP1_DAT14, ALT0),
    422   1.6      bsh 	IOMUX_M(DISP1_DAT15, ALT0),
    423   1.6      bsh 	IOMUX_M(DISP1_DAT16, ALT0),
    424   1.6      bsh 	IOMUX_M(DISP1_DAT17, ALT0),
    425   1.6      bsh 	IOMUX_M(DISP1_DAT18, ALT0),
    426   1.6      bsh 	IOMUX_M(DISP1_DAT19, ALT0),
    427   1.6      bsh 	IOMUX_M(DISP1_DAT20, ALT0),
    428   1.6      bsh 	IOMUX_M(DISP1_DAT21, ALT0),
    429   1.6      bsh 	IOMUX_M(DISP1_DAT22, ALT0),
    430   1.6      bsh 	IOMUX_M(DISP1_DAT23, ALT0),
    431   1.6      bsh 
    432   1.6      bsh 	IOMUX_MP(DI1_D0_CS, ALT4, KEEPER | DSEHIGH | SRE), /* GPIO3_3 */
    433   1.6      bsh 	IOMUX_DATA(IOMUXC_GPIO3_IPP_IND_G_IN_3_SELECT_INPUT, INPUT_DAISY_0),
    434   1.6      bsh 	IOMUX_MP(CSI2_D12, ALT3, KEEPER | DSEHIGH | SRE), /* GPIO4_9 */
    435   1.6      bsh 	IOMUX_MP(CSI2_D13, ALT3, KEEPER | DSEHIGH | SRE),
    436   1.6      bsh 	IOMUX_MP(GPIO1_2, ALT0, ODE | DSEHIGH),
    437   1.6      bsh 	IOMUX_MP(EIM_A19, ALT1, SRE | DSEHIGH),
    438   1.6      bsh 	/* XXX VGA pins */
    439   1.6      bsh 	IOMUX_M(DI_GP4, ALT4),
    440   1.6      bsh 	IOMUX_M(GPIO1_8, SION | ALT0),
    441   1.1      bsh 
    442   1.1      bsh 
    443   1.6      bsh #if 0
    444   1.6      bsh 	IOMUX_MP(GPIO1_2, ALT1, DSEHIGH | ODE),	/* LCD backlight by PWM */
    445   1.6      bsh #else
    446   1.6      bsh 	IOMUX_P(GPIO1_2, DSEHIGH | ODE),	/* LCD backlight by GPIO */
    447   1.6      bsh #endif
    448   1.6      bsh 	IOMUX_MP(GPIO1_8, SION | ALT0, HYS | DSEMID | PU_100K),
    449   1.6      bsh 	/* I2C1 */
    450   1.6      bsh 	IOMUX_MP(EIM_D16, SION | ALT4, HYS | ODE | DSEHIGH | SRE),
    451   1.6      bsh 	IOMUX_MP(EIM_D19, SION | ALT4, SRE),	/* SCL */
    452   1.6      bsh 	IOMUX_MP(EIM_A19, ALT1, SRE | DSEHIGH), /* GPIO2_13 */
    453   1.6      bsh 
    454   1.6      bsh #if 0
    455   1.6      bsh 	IOMUX_MP(EIM_A23, ALT1, 0),
    456   1.6      bsh #else
    457   1.6      bsh 	IOMUX_M(EIM_A23, ALT1),	/* GPIO2_17 */
    458   1.6      bsh #endif
    459   1.6      bsh 
    460   1.6      bsh 	/* BT */
    461   1.6      bsh 	IOMUX_M(EIM_D20, ALT1),	/* GPIO2_4 BT host wakeup */
    462   1.6      bsh 	IOMUX_M(EIM_D22, ALT1),	/* GPIO2_6 BT RESET */
    463   1.6      bsh 	IOMUX_M(EIM_D23, ALT1),	/* GPIO2_7 BT wakeup */
    464   1.6      bsh 
    465   1.6      bsh 	/* UART3 */
    466   1.6      bsh 	IOMUX_MP(EIM_D24, ALT3, KEEPER | PU_100K | DSEHIGH | SRE),
    467   1.6      bsh 	IOMUX_MP(EIM_D25, ALT3, KEEPER | PU_100K | DSEHIGH | SRE), /* CTS */
    468   1.6      bsh 	IOMUX_MP(EIM_D26, ALT3, KEEPER | PU_100K | DSEHIGH | SRE), /* TXD */
    469   1.6      bsh 	IOMUX_MP(EIM_D27, ALT3, KEEPER | PU_100K | DSEHIGH | SRE), /* RTS */
    470   1.6      bsh 	IOMUX_M(NANDF_D15, ALT3),	/* GPIO3_25 */
    471   1.6      bsh 	IOMUX_MP(NANDF_D14, ALT3, HYS | PULL | PU_100K ),	/* GPIO3_26 */
    472  1.14  hkenken 
    473  1.14  hkenken 	/* OJ6SH-T25 */
    474   1.6      bsh 	IOMUX_M(CSI1_D9, ALT3),			/* GPIO3_13 */
    475   1.6      bsh 	IOMUX_M(CSI1_VSYNC, ALT3),		/* GPIO3_14 */
    476   1.6      bsh 	IOMUX_M(CSI1_HSYNC, ALT3),		/* GPIO3_15 */
    477   1.6      bsh 
    478   1.6      bsh 	/* audio pins */
    479   1.6      bsh 	IOMUX_MP(AUD3_BB_TXD, ALT0, DSEHIGH | PU_100K | SRE),
    480   1.6      bsh 		/* XXX: linux code:
    481   1.6      bsh 		   (PAD_CTL_SRE_FAST	     | PAD_CTL_DRV_HIGH |
    482   1.6      bsh 		   PAD_CTL_100K_PU	     | PAD_CTL_HYS_NONE |
    483   1.6      bsh 		   PAD_CTL_DDR_INPUT_CMOS | PAD_CTL_DRV_VOT_LOW), */
    484   1.6      bsh 
    485   1.6      bsh 	IOMUX_MP(AUD3_BB_RXD, ALT0, KEEPER | DSEHIGH | SRE),
    486   1.6      bsh 	IOMUX_MP(AUD3_BB_CK, ALT0, KEEPER | DSEHIGH | SRE),
    487   1.6      bsh 	IOMUX_MP(AUD3_BB_FS, ALT0, KEEPER | DSEHIGH | SRE),
    488   1.6      bsh 
    489   1.6      bsh 	/* headphone detect */
    490   1.6      bsh 	IOMUX_MP(NANDF_D14, ALT3, HYS | PULL | PU_100K),
    491   1.6      bsh 	IOMUX_MP(CSPI1_RDY, ALT3, SRE | DSEHIGH),
    492   1.6      bsh 	/* XXX more audio pins ? */
    493   1.6      bsh 
    494   1.6      bsh 	/* CSPI */
    495  1.14  hkenken 	IOMUX_MP(CSPI1_MOSI, ALT0, HYS | PULL | PD_100K | DSEHIGH | SRE),
    496  1.14  hkenken 	IOMUX_MP(CSPI1_MISO, ALT0, HYS | PULL | PD_100K | DSEHIGH | SRE),
    497  1.14  hkenken 	IOMUX_MP(CSPI1_SCLK, ALT0, HYS | PULL | PD_100K | DSEHIGH | SRE),
    498  1.14  hkenken 
    499  1.14  hkenken 	/* SPI CS */
    500  1.14  hkenken 	IOMUX_MP(CSPI1_SS0, ALT3, HYS | KEEPER | DSEHIGH | SRE), /* GPIO4[24] */
    501  1.14  hkenken 	IOMUX_MP(CSPI1_SS1, ALT3, HYS | KEEPER | DSEHIGH | SRE), /* GPIO4[25] */
    502  1.14  hkenken 	IOMUX_MP(DI1_PIN11, ALT4, HYS | PULL | DSEHIGH | SRE),   /* GPIO3[0] */
    503  1.14  hkenken 
    504   1.6      bsh 	/* 26M Osc */
    505   1.6      bsh 	IOMUX_MP(DI1_PIN12, ALT4, KEEPER | DSEHIGH | SRE), /* GPIO3_1 */
    506   1.6      bsh 
    507   1.6      bsh 	/* I2C */
    508   1.6      bsh 	IOMUX_MP(KEY_COL4, SION | ALT3, SRE),
    509   1.6      bsh 	IOMUX_DATA(IOMUXC_I2C2_IPP_SCL_IN_SELECT_INPUT, INPUT_DAISY_1),
    510   1.6      bsh 	IOMUX_MP(KEY_COL5, SION | ALT3, HYS | ODE | DSEHIGH | SRE),
    511   1.6      bsh 	IOMUX_DATA(IOMUXC_I2C2_IPP_SDA_IN_SELECT_INPUT, INPUT_DAISY_1),
    512   1.6      bsh 	IOMUX_DATA(IOMUXC_UART3_IPP_UART_RTS_B_SELECT_INPUT, INPUT_DAISY_3),
    513  1.14  hkenken 
    514   1.6      bsh 	/* NAND */
    515   1.6      bsh 	IOMUX_MP(NANDF_WE_B, ALT0, HVE | DSEHIGH | PULL | PU_47K),
    516   1.6      bsh 	IOMUX_MP(NANDF_RE_B, ALT0, HVE | DSEHIGH | PULL | PU_47K),
    517   1.6      bsh 	IOMUX_MP(NANDF_ALE, ALT0, HVE | DSEHIGH | KEEPER),
    518   1.6      bsh 	IOMUX_MP(NANDF_CLE, ALT0, HVE | DSEHIGH | KEEPER),
    519   1.6      bsh 	IOMUX_MP(NANDF_WP_B, ALT0, HVE | DSEHIGH | PULL | PU_100K),
    520   1.6      bsh 	IOMUX_MP(NANDF_RB0, ALT0, HVE | DSELOW | PULL | PU_100K),
    521   1.6      bsh 	IOMUX_MP(NANDF_RB1, ALT0, HVE | DSELOW | PULL | PU_100K),
    522   1.6      bsh 	IOMUX_MP(NANDF_D7, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    523   1.6      bsh 	IOMUX_MP(NANDF_D6, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    524   1.6      bsh 	IOMUX_MP(NANDF_D5, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    525   1.6      bsh 	IOMUX_MP(NANDF_D4, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    526   1.6      bsh 	IOMUX_MP(NANDF_D3, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    527   1.6      bsh 	IOMUX_MP(NANDF_D2, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    528   1.6      bsh 	IOMUX_MP(NANDF_D1, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    529   1.6      bsh 	IOMUX_MP(NANDF_D0, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    530   1.6      bsh 
    531   1.6      bsh 	/* Batttery pins */
    532   1.6      bsh 	IOMUX_MP(NANDF_D13, ALT3, HYS | DSEHIGH),
    533   1.6      bsh 	IOMUX_MP(NANDF_D12, ALT3, HYS | DSEHIGH),
    534   1.6      bsh #if 0
    535   1.6      bsh 	IOMUX_MP(NANDF_D11, ALT3, HYS | DSEHIGH),
    536   1.1      bsh #endif
    537   1.6      bsh 	IOMUX_MP(NANDF_D10, ALT3, HYS | DSEHIGH),
    538   1.6      bsh 
    539   1.6      bsh 	/* SD1 */
    540   1.6      bsh 	IOMUX_MP(SD1_CMD, SION | ALT0, DSEHIGH | SRE),
    541   1.6      bsh 	IOMUX_MP(SD1_CLK, SION | ALT0, KEEPER | PU_47K | DSEHIGH),
    542   1.6      bsh 	IOMUX_MP(SD1_DATA0, ALT0, DSEHIGH | SRE),
    543   1.6      bsh 	IOMUX_MP(SD1_DATA1, ALT0, DSEHIGH | SRE),
    544   1.6      bsh 	IOMUX_MP(SD1_DATA2, ALT0, DSEHIGH | SRE),
    545   1.6      bsh 	IOMUX_MP(SD1_DATA3, ALT0, DSEHIGH | SRE),
    546   1.6      bsh 	IOMUX_MP(GPIO1_0, SION | ALT0, HYS | PU_100K),
    547   1.6      bsh 
    548   1.6      bsh 	/* SD2 */
    549   1.6      bsh 	IOMUX_P(SD2_CMD, HVE | PU_22K | DSEMAX | SRE),
    550   1.6      bsh 	IOMUX_P(SD2_CLK, HVE | PU_22K | DSEMAX | SRE),
    551   1.6      bsh 	IOMUX_P(SD2_DATA0, HVE | PU_22K | DSEMAX | SRE),
    552   1.6      bsh 	IOMUX_P(SD2_DATA1, HVE | PU_22K | DSEMAX | SRE),
    553   1.6      bsh 	IOMUX_P(SD2_DATA2, HVE | PU_22K | DSEMAX | SRE),
    554   1.6      bsh 	IOMUX_P(SD2_DATA3, HVE | PU_22K | DSEMAX | SRE),
    555   1.6      bsh 
    556   1.6      bsh 	/* USB */
    557   1.6      bsh 	IOMUX_MP(USBH1_CLK, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    558   1.6      bsh 	IOMUX_MP(USBH1_DIR, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    559   1.6      bsh 	IOMUX_MP(USBH1_STP, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    560   1.6      bsh 	IOMUX_MP(USBH1_NXT, ALT0, HYS | KEEPER | PU_100K | DSEHIGH | SRE),
    561   1.6      bsh 	IOMUX_MP(USBH1_DATA0, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    562   1.6      bsh 	IOMUX_MP(USBH1_DATA1, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    563   1.6      bsh 	IOMUX_MP(USBH1_DATA2, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    564   1.6      bsh 	IOMUX_MP(USBH1_DATA3, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    565   1.6      bsh 	IOMUX_MP(USBH1_DATA4, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    566   1.6      bsh 	IOMUX_MP(USBH1_DATA5, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    567   1.6      bsh 	IOMUX_MP(USBH1_DATA6, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    568   1.6      bsh 	IOMUX_MP(USBH1_DATA7, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    569   1.6      bsh 	IOMUX_MP(EIM_D17, ALT1, KEEPER | DSEHIGH | SRE),
    570   1.6      bsh 	IOMUX_MP(EIM_D21, ALT1, KEEPER | DSEHIGH | SRE),
    571   1.6      bsh 	IOMUX_P(GPIO1_7, /*ALT0,*/ DSEHIGH | SRE),	/* USB Hub reset */
    572   1.6      bsh 
    573   1.6      bsh #undef	ODE
    574   1.6      bsh #undef	HYS
    575   1.6      bsh #undef	SRE
    576   1.6      bsh #undef	PULL
    577   1.6      bsh #undef	KEEPER
    578   1.6      bsh #undef	PU_22K
    579   1.6      bsh #undef	PU_47K
    580   1.6      bsh #undef	PU_100K
    581   1.6      bsh #undef	PD_100K
    582   1.6      bsh #undef	HVE
    583   1.6      bsh #undef	DSEMAX
    584   1.6      bsh #undef	DSEHIGH
    585   1.6      bsh #undef	DSEMID
    586   1.6      bsh #undef	DSELOW
    587   1.6      bsh 
    588   1.6      bsh #undef	ALT0
    589   1.6      bsh #undef	ALT1
    590   1.6      bsh #undef	ALT2
    591   1.6      bsh #undef	ALT3
    592   1.6      bsh #undef	ALT4
    593   1.6      bsh #undef	ALT5
    594   1.6      bsh #undef	ALT6
    595   1.6      bsh #undef	ALT7
    596   1.6      bsh #undef	SION
    597   1.1      bsh };
    598   1.1      bsh 
    599   1.1      bsh static void
    600   1.1      bsh setup_ioports(void)
    601   1.1      bsh {
    602   1.1      bsh 	int i;
    603   1.1      bsh 	const struct iomux_setup *p;
    604   1.1      bsh 
    605   1.6      bsh 	/* Initialize all IOMUX registers */
    606   1.1      bsh 	for (i=0; i < __arraycount(iomux_setup_data); ++i) {
    607   1.1      bsh 		p = iomux_setup_data + i;
    608   1.1      bsh 
    609   1.6      bsh 		ioreg_write(NETWALKER_IOMUXC_VBASE + p->reg,
    610   1.6      bsh 			    p->val);
    611   1.1      bsh 	}
    612   1.1      bsh 
    613   1.1      bsh 
    614   1.1      bsh #if 0	/* already done by bootloader */
    615   1.1      bsh 	/* GPIO2[22,23]: input (left/right button)
    616   1.1      bsh 	   GPIO2[21]: input (power button) */
    617   1.1      bsh 	ioreg_write(NETWALKER_GPIO_VBASE(2) + GPIO_DIR,
    618   1.1      bsh 		    ~__BITS(21,23) &
    619   1.1      bsh 		    ioreg_read(NETWALKER_GPIO_VBASE(2) + GPIO_DIR));
    620   1.1      bsh #endif
    621   1.1      bsh 
    622   1.1      bsh #if 0	/* already done by bootloader */
    623   1.1      bsh 	/* GPIO4[12]: input  (cover switch) */
    624   1.1      bsh 	ioreg_write(NETWALKER_GPIO_VBASE(4) + GPIO_DIR,
    625   1.1      bsh 		    ~__BIT(12) &
    626   1.1      bsh 		    ioreg_read(NETWALKER_GPIO_VBASE(4) + GPIO_DIR));
    627   1.1      bsh #endif
    628   1.1      bsh }
    629   1.1      bsh 
    630   1.1      bsh 
    631   1.1      bsh #ifdef	CONSDEVNAME
    632   1.1      bsh const char consdevname[] = CONSDEVNAME;
    633   1.1      bsh 
    634   1.1      bsh #ifndef	CONMODE
    635   1.1      bsh #define	CONMODE	((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    636   1.1      bsh #endif
    637   1.1      bsh #ifndef	CONSPEED
    638   1.1      bsh #define	CONSPEED	115200
    639   1.1      bsh #endif
    640   1.1      bsh 
    641   1.1      bsh int consmode = CONMODE;
    642   1.1      bsh int consrate = CONSPEED;
    643   1.1      bsh 
    644   1.1      bsh #endif	/* CONSDEVNAME */
    645   1.1      bsh 
    646   1.1      bsh #ifndef	IMXUART_FREQ
    647   1.6      bsh #define	IMXUART_FREQ	66500000
    648   1.1      bsh #endif
    649   1.1      bsh 
    650   1.1      bsh void
    651   1.1      bsh consinit(void)
    652   1.1      bsh {
    653   1.1      bsh 	static int consinit_called = 0;
    654   1.1      bsh 
    655   1.1      bsh 	if (consinit_called)
    656   1.1      bsh 		return;
    657   1.1      bsh 
    658   1.1      bsh 	consinit_called = 1;
    659   1.1      bsh 
    660   1.1      bsh #ifdef	CONSDEVNAME
    661   1.1      bsh 
    662   1.1      bsh #if NIMXUART > 0
    663   1.1      bsh 	imxuart_set_frequency(IMXUART_FREQ, 2);
    664   1.1      bsh #endif
    665   1.1      bsh 
    666   1.1      bsh #if (NIMXUART > 0) && defined(IMXUARTCONSOLE)
    667   1.1      bsh 	if (strcmp(consdevname, "imxuart") == 0) {
    668   1.1      bsh 		paddr_t consaddr;
    669   1.1      bsh #ifdef	CONADDR
    670   1.1      bsh 		consaddr = CONADDR;
    671   1.1      bsh #else
    672   1.1      bsh 		consaddr = IMX51_UART1_BASE;
    673   1.1      bsh #endif
    674   1.1      bsh 		imxuart_cons_attach(&imx_bs_tag, consaddr, consrate, consmode);
    675   1.1      bsh 	    return;
    676   1.1      bsh 	}
    677   1.1      bsh #endif
    678   1.1      bsh 
    679   1.1      bsh #endif
    680   1.1      bsh 
    681  1.12  hkenken #if (NWSDISPLAY > 0) && defined(IMXIPUCONSOLE)
    682  1.12  hkenken #if NUKBD > 0
    683  1.12  hkenken 	ukbd_cnattach();
    684  1.12  hkenken #endif
    685   1.1      bsh 	{
    686   1.1      bsh 		extern void netwalker_cnattach(void);
    687   1.1      bsh 		netwalker_cnattach();
    688   1.1      bsh 	}
    689   1.1      bsh #endif
    690   1.1      bsh }
    691   1.1      bsh 
    692   1.1      bsh #ifdef KGDB
    693   1.1      bsh #ifndef KGDB_DEVNAME
    694   1.1      bsh #define KGDB_DEVNAME "imxuart"
    695   1.1      bsh #endif
    696   1.1      bsh #ifndef KGDB_DEVMODE
    697   1.1      bsh #define KGDB_DEVMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    698   1.1      bsh #endif
    699   1.1      bsh 
    700   1.1      bsh const char kgdb_devname[20] = KGDB_DEVNAME;
    701   1.1      bsh int kgdb_mode = KGDB_DEVMODE;
    702   1.1      bsh int kgdb_addr = KGDB_DEVADDR;
    703   1.1      bsh extern int kgdb_rate;	/* defined in kgdb_stub.c */
    704   1.1      bsh 
    705   1.1      bsh void
    706   1.1      bsh kgdb_port_init(void)
    707   1.1      bsh {
    708   1.1      bsh #if (NIMXUART > 0)
    709   1.1      bsh 	if (strcmp(kgdb_devname, "imxuart") == 0) {
    710   1.1      bsh 		imxuart_kgdb_attach(&imx_bs_tag, kgdb_addr,
    711   1.1      bsh 		kgdb_rate, kgdb_mode);
    712   1.1      bsh 	    return;
    713   1.1      bsh 	}
    714   1.1      bsh 
    715   1.1      bsh #endif
    716   1.1      bsh }
    717   1.1      bsh #endif
    718   1.1      bsh 
    719   1.1      bsh 
    720