Home | History | Annotate | Line # | Download | only in netwalker
netwalker_machdep.c revision 1.17
      1 /*	$NetBSD: netwalker_machdep.c,v 1.17 2014/07/25 16:04:27 hkenken Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 2002, 2003, 2005, 2010  Genetec Corporation.
      5  * All rights reserved.
      6  * Written by Hiroyuki Bessho for Genetec Corporation.
      7  *
      8  * Redistribution and use in source and binary forms, with or without
      9  * modification, are permitted provided that the following conditions
     10  * are met:
     11  * 1. Redistributions of source code must retain the above copyright
     12  *    notice, this list of conditions and the following disclaimer.
     13  * 2. Redistributions in binary form must reproduce the above copyright
     14  *    notice, this list of conditions and the following disclaimer in the
     15  *    documentation and/or other materials provided with the distribution.
     16  *
     17  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     18  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     21  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27  * POSSIBILITY OF SUCH DAMAGE.
     28  *
     29  * Machine dependent functions for kernel setup for Sharp Netwalker.
     30  * Based on iq80310_machhdep.c
     31  */
     32 /*
     33  * Copyright (c) 2001 Wasabi Systems, Inc.
     34  * All rights reserved.
     35  *
     36  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
     37  *
     38  * Redistribution and use in source and binary forms, with or without
     39  * modification, are permitted provided that the following conditions
     40  * are met:
     41  * 1. Redistributions of source code must retain the above copyright
     42  *    notice, this list of conditions and the following disclaimer.
     43  * 2. Redistributions in binary form must reproduce the above copyright
     44  *    notice, this list of conditions and the following disclaimer in the
     45  *    documentation and/or other materials provided with the distribution.
     46  * 3. All advertising materials mentioning features or use of this software
     47  *    must display the following acknowledgement:
     48  *	This product includes software developed for the NetBSD Project by
     49  *	Wasabi Systems, Inc.
     50  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     51  *    or promote products derived from this software without specific prior
     52  *    written permission.
     53  *
     54  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     55  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     56  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     57  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     58  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     59  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     60  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     61  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     62  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     63  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     64  * POSSIBILITY OF SUCH DAMAGE.
     65  */
     66 
     67 /*
     68  * Copyright (c) 1997,1998 Mark Brinicombe.
     69  * Copyright (c) 1997,1998 Causality Limited.
     70  * All rights reserved.
     71  *
     72  * Redistribution and use in source and binary forms, with or without
     73  * modification, are permitted provided that the following conditions
     74  * are met:
     75  * 1. Redistributions of source code must retain the above copyright
     76  *    notice, this list of conditions and the following disclaimer.
     77  * 2. Redistributions in binary form must reproduce the above copyright
     78  *    notice, this list of conditions and the following disclaimer in the
     79  *    documentation and/or other materials provided with the distribution.
     80  * 3. All advertising materials mentioning features or use of this software
     81  *    must display the following acknowledgement:
     82  *	This product includes software developed by Mark Brinicombe
     83  *	for the NetBSD Project.
     84  * 4. The name of the company nor the name of the author may be used to
     85  *    endorse or promote products derived from this software without specific
     86  *    prior written permission.
     87  *
     88  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     89  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     90  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     91  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     92  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     93  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     94  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     95  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     96  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     97  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     98  * SUCH DAMAGE.
     99  *
    100  * Machine dependent functions for kernel setup for Intel IQ80310 evaluation
    101  * boards using RedBoot firmware.
    102  */
    103 
    104 #include <sys/cdefs.h>
    105 __KERNEL_RCSID(0, "$NetBSD: netwalker_machdep.c,v 1.17 2014/07/25 16:04:27 hkenken Exp $");
    106 
    107 #include "opt_evbarm_boardtype.h"
    108 #include "opt_arm_debug.h"
    109 #include "opt_cputypes.h"
    110 #include "opt_ddb.h"
    111 #include "opt_kgdb.h"
    112 #include "opt_md.h"
    113 #include "opt_com.h"
    114 #include "imxuart.h"
    115 #include "opt_imxuart.h"
    116 #include "opt_imx.h"
    117 #include "opt_imx51_ipuv3.h"
    118 #include "wsdisplay.h"
    119 #include "opt_machdep.h"
    120 
    121 #include <sys/param.h>
    122 #include <sys/device.h>
    123 #include <sys/reboot.h>
    124 #include <sys/termios.h>
    125 #include <sys/bus.h>
    126 
    127 #include <machine/db_machdep.h>
    128 #ifdef KGDB
    129 #include <sys/kgdb.h>
    130 #endif
    131 
    132 #include <machine/bootconfig.h>
    133 
    134 #include <arm/arm32/machdep.h>
    135 
    136 #include <arm/imx/imx51reg.h>
    137 #include <arm/imx/imx51var.h>
    138 #include <arm/imx/imxgpioreg.h>
    139 #include <arm/imx/imxwdogreg.h>
    140 #include <arm/imx/imxuartreg.h>
    141 #include <arm/imx/imxuartvar.h>
    142 #include <arm/imx/imx51_iomuxreg.h>
    143 
    144 #include <evbarm/netwalker/netwalker_reg.h>
    145 #include <evbarm/netwalker/netwalker.h>
    146 
    147 #include "ukbd.h"
    148 #if (NUKBD > 0)
    149 #include <dev/usb/ukbdvar.h>
    150 #endif
    151 
    152 /* Kernel text starts 1MB in from the bottom of the kernel address space. */
    153 #define	KERNEL_TEXT_BASE	(KERNEL_BASE + 0x00100000)
    154 
    155 BootConfig bootconfig;		/* Boot config storage */
    156 static char bootargs[MAX_BOOT_STRING];
    157 char *boot_args = NULL;
    158 
    159 extern char KERNEL_BASE_phys[];
    160 
    161 extern int cpu_do_powersave;
    162 
    163 /*
    164  * Macros to translate between physical and virtual for a subset of the
    165  * kernel address space.  *Not* for general use.
    166  */
    167 #define KERNEL_BASE_PHYS ((paddr_t)KERNEL_BASE_phys)
    168 
    169 
    170 /* Prototypes */
    171 
    172 void consinit(void);
    173 
    174 #ifdef KGDB
    175 void	kgdb_port_init(void);
    176 #endif
    177 
    178 static void init_clocks(void);
    179 static void setup_ioports(void);
    180 
    181 #ifndef CONSPEED
    182 #define CONSPEED B115200	/* What RedBoot uses */
    183 #endif
    184 #ifndef CONMODE
    185 #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    186 #endif
    187 
    188 int comcnspeed = CONSPEED;
    189 int comcnmode = CONMODE;
    190 
    191 /*
    192  * Static device mappings. These peripheral registers are mapped at
    193  * fixed virtual addresses very early in netwalker_start() so that we
    194  * can use them while booting the kernel, and stay at the same address
    195  * throughout whole kernel's life time.
    196  *
    197  * We use this table twice; once with bootstrap page table, and once
    198  * with kernel's page table which we build up in initarm().
    199  */
    200 
    201 #define _A(a)   ((a) & ~L1_S_OFFSET)
    202 #define _S(s)   (((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
    203 
    204 static const struct pmap_devmap netwalker_devmap[] = {
    205 	{
    206 		/* for UART1, IOMUXC */
    207 		.pd_va = _A(NETWALKER_IO_VBASE0),
    208 		.pd_pa = _A(NETWALKER_IO_PBASE0),
    209 		.pd_size = _S(L1_S_SIZE * 4),
    210 		.pd_prot = VM_PROT_READ|VM_PROT_WRITE,
    211 		.pd_cache = PTE_NOCACHE
    212 	},
    213 	{0}
    214 };
    215 
    216 #undef	_A
    217 #undef	_S
    218 
    219 #ifndef MEMSTART
    220 #define MEMSTART	0x90000000
    221 #endif
    222 #ifndef MEMSIZE
    223 #define MEMSIZE		512
    224 #endif
    225 
    226 /*
    227  * u_int initarm(...)
    228  *
    229  * Initial entry point on startup. This gets called before main() is
    230  * entered.
    231  * It should be responsible for setting up everything that must be
    232  * in place when main is called.
    233  * This includes
    234  *   Taking a copy of the boot configuration structure.
    235  *   Initialising the physical console so characters can be printed.
    236  *   Setting up page tables for the kernel
    237  *   Relocating the kernel to the bottom of physical memory
    238  */
    239 u_int
    240 initarm(void *arg)
    241 {
    242 	/*
    243 	 * Heads up ... Setup the CPU / MMU / TLB functions
    244 	 */
    245 	if (set_cpufuncs())
    246 		panic("cpu not recognized!");
    247 
    248 	/* map some peripheral registers */
    249 	pmap_devmap_bootstrap((vaddr_t)armreg_ttbr_read() & -L1_TABLE_SIZE,
    250 	    netwalker_devmap);
    251 
    252 	cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
    253 
    254 	/* Register devmap for devices we mapped in start */
    255 	pmap_devmap_register(netwalker_devmap);
    256 	setup_ioports();
    257 
    258 	consinit();
    259 
    260 #ifdef	NO_POWERSAVE
    261 	cpu_do_powersave=0;
    262 #endif
    263 
    264 	init_clocks();
    265 
    266 #ifdef KGDB
    267 	kgdb_port_init();
    268 #endif
    269 
    270 	/* Talk to the user */
    271 	printf("\nNetBSD/evbarm (" ___STRING(EVBARM_BOARDTYPE) ") booting ...\n");
    272 
    273 #ifdef BOOT_ARGS
    274 	char mi_bootargs[] = BOOT_ARGS;
    275 	parse_mi_bootargs(mi_bootargs);
    276 #endif
    277 	bootargs[0] = '\0';
    278 
    279 #if defined(VERBOSE_INIT_ARM) || 1
    280 	printf("initarm: Configuring system");
    281 	printf(", CLIDR=%010o CTR=%#x",
    282 	    armreg_clidr_read(), armreg_ctr_read());
    283 	printf("\n");
    284 #endif
    285 	/*
    286 	 * Ok we have the following memory map
    287 	 *
    288 	 * Physical Address Range     Description
    289 	 * -----------------------    ----------------------------------
    290 	 *
    291 	 * 0x90000000 - 0xAFFFFFFF    DDR SDRAM (512MByte)
    292 	 *
    293 	 * The initarm() has the responsibility for creating the kernel
    294 	 * page tables.
    295 	 * It must also set up various memory pointers that are used
    296 	 * by pmap etc.
    297 	 */
    298 
    299 #ifdef VERBOSE_INIT_ARM
    300 	printf("initarm: Configuring system ...\n");
    301 #endif
    302 	/* Fake bootconfig structure for the benefit of pmap.c */
    303 	/* XXX must make the memory description h/w independent */
    304 	bootconfig.dramblocks = 1;
    305 	bootconfig.dram[0].address = MEMSTART;
    306 	bootconfig.dram[0].pages = (MEMSIZE * 1024 * 1024) / PAGE_SIZE;
    307 
    308 	psize_t ram_size = bootconfig.dram[0].pages * PAGE_SIZE;
    309 
    310 #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
    311 	if (ram_size > KERNEL_VM_BASE - KERNEL_BASE) {
    312 		printf("%s: dropping RAM size from %luMB to %uMB\n",
    313 		    __func__, (unsigned long) (ram_size >> 20),
    314 		    (KERNEL_VM_BASE - KERNEL_BASE) >> 20);
    315 		ram_size = KERNEL_VM_BASE - KERNEL_BASE;
    316 	}
    317 #endif
    318 
    319 	arm32_bootmem_init(bootconfig.dram[0].address, ram_size,
    320 	    KERNEL_BASE_PHYS);
    321 
    322 #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
    323 	const bool mapallmem_p = true;
    324 	KASSERT(ram_size <= KERNEL_VM_BASE - KERNEL_BASE);
    325 #else
    326 	const bool mapallmem_p = false;
    327 #endif
    328 
    329 	arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_HIGH, 0,
    330 	    netwalker_devmap, mapallmem_p);
    331 
    332 	/* disable power down counter in watch dog,
    333 	   This must be done within 16 seconds of start-up. */
    334 	ioreg16_write(NETWALKER_WDOG_VBASE + IMX_WDOG_WMCR, 0);
    335 
    336 #ifdef BOOTHOWTO
    337 	boothowto |= BOOTHOWTO;
    338 #endif
    339 
    340 #ifdef VERBOSE_INIT_ARM
    341 	printf("initarm done.\n");
    342 #endif
    343 	return initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE, NULL, 0);
    344 }
    345 
    346 
    347 static void
    348 init_clocks(void)
    349 {
    350 	cortex_pmc_ccnt_init();
    351 }
    352 
    353 struct iomux_setup {
    354 	/* iomux registers are 32-bit wide, but upper 16 bits are not
    355 	 * used. */
    356 	uint16_t	reg;
    357 	uint16_t	val;
    358 };
    359 
    360 #define	IOMUX_M(padname, mux)		\
    361 	IOMUX_DATA(__CONCAT(IOMUXC_SW_MUX_CTL_PAD_,padname), mux)
    362 
    363 #define	IOMUX_P(padname, pad)		\
    364 	IOMUX_DATA(__CONCAT(IOMUXC_SW_PAD_CTL_PAD_,padname), pad)
    365 
    366 #define	IOMUX_MP(padname, mux, pad)	\
    367 	IOMUX_M(padname, mux), \
    368 	IOMUX_P(padname, pad)
    369 
    370 
    371 #define	IOMUX_DATA(offset, value)	\
    372 	{				\
    373 		.reg = (offset),	\
    374 		.val = (value),		\
    375 	}
    376 
    377 
    378 /*
    379  * set same values to IOMUX registers as linux kernel does
    380  */
    381 const struct iomux_setup iomux_setup_data[] = {
    382 #define	HYS	PAD_CTL_HYS
    383 #define	ODE	PAD_CTL_ODE
    384 #define	DSEHIGH	PAD_CTL_DSE_HIGH
    385 #define	DSEMID	PAD_CTL_DSE_MID
    386 #define	DSELOW	PAD_CTL_DSE_LOW
    387 #define	DSEMAX	PAD_CTL_DSE_MAX
    388 #define	SRE	PAD_CTL_SRE
    389 #define	KEEPER	PAD_CTL_KEEPER
    390 #define	PULL	PAD_CTL_PULL
    391 #define	PU_22K	PAD_CTL_PUS_22K_PU
    392 #define	PU_47K	PAD_CTL_PUS_47K_PU
    393 #define	PU_100K	PAD_CTL_PUS_100K_PU
    394 #define	PD_100K	PAD_CTL_PUS_100K_PD
    395 #define	HVE	PAD_CTL_HVE	/* Low output voltage */
    396 
    397 #define	ALT0	IOMUX_CONFIG_ALT0
    398 #define	ALT1	IOMUX_CONFIG_ALT1
    399 #define	ALT2	IOMUX_CONFIG_ALT2
    400 #define	ALT3	IOMUX_CONFIG_ALT3
    401 #define	ALT4	IOMUX_CONFIG_ALT4
    402 #define	ALT5	IOMUX_CONFIG_ALT5
    403 #define	ALT6	IOMUX_CONFIG_ALT6
    404 #define	ALT7	IOMUX_CONFIG_ALT7
    405 #define	SION	IOMUX_CONFIG_SION
    406 
    407 	/* left button */
    408 	IOMUX_MP(EIM_EB2, ALT1, HYS),
    409 	/* right button */
    410 	IOMUX_MP(EIM_EB3, ALT1, HYS),
    411 
    412 	/* UART1 */
    413 	IOMUX_MP(UART1_RXD, ALT0, HYS | PULL | DSEHIGH | SRE),
    414 	IOMUX_MP(UART1_TXD, ALT0, HYS | PULL | DSEHIGH | SRE),
    415 	IOMUX_MP(UART1_RTS, ALT0, HYS | PULL | DSEHIGH),
    416 	IOMUX_MP(UART1_CTS, ALT0, HYS | PULL | DSEHIGH),
    417 
    418 	/* LCD Display */
    419 	IOMUX_M(DI1_PIN2, ALT0),
    420 	IOMUX_M(DI1_PIN3, ALT0),
    421 
    422 	IOMUX_DATA(IOMUXC_SW_PAD_CTL_GRP_DISP1_PKE0, PAD_CTL_PKE),
    423 #if 0
    424 	IOMUX_MP(DISP1_DAT0, ALT0, SRE | DSEMAX | PULL),
    425 	IOMUX_MP(DISP1_DAT1, ALT0, SRE | DSEMAX | PULL),
    426 	IOMUX_MP(DISP1_DAT2, ALT0, SRE | DSEMAX | PULL),
    427 	IOMUX_MP(DISP1_DAT3, ALT0, SRE | DSEMAX | PULL),
    428 	IOMUX_MP(DISP1_DAT4, ALT0, SRE | DSEMAX | PULL),
    429 	IOMUX_MP(DISP1_DAT5, ALT0, SRE | DSEMAX | PULL),
    430 #endif
    431 	IOMUX_M(DISP1_DAT6, ALT0),
    432 	IOMUX_M(DISP1_DAT7, ALT0),
    433 	IOMUX_M(DISP1_DAT8, ALT0),
    434 	IOMUX_M(DISP1_DAT9, ALT0),
    435 	IOMUX_M(DISP1_DAT10, ALT0),
    436 	IOMUX_M(DISP1_DAT11, ALT0),
    437 	IOMUX_M(DISP1_DAT12, ALT0),
    438 	IOMUX_M(DISP1_DAT13, ALT0),
    439 	IOMUX_M(DISP1_DAT14, ALT0),
    440 	IOMUX_M(DISP1_DAT15, ALT0),
    441 	IOMUX_M(DISP1_DAT16, ALT0),
    442 	IOMUX_M(DISP1_DAT17, ALT0),
    443 	IOMUX_M(DISP1_DAT18, ALT0),
    444 	IOMUX_M(DISP1_DAT19, ALT0),
    445 	IOMUX_M(DISP1_DAT20, ALT0),
    446 	IOMUX_M(DISP1_DAT21, ALT0),
    447 	IOMUX_M(DISP1_DAT22, ALT0),
    448 	IOMUX_M(DISP1_DAT23, ALT0),
    449 
    450 	IOMUX_MP(DI1_D0_CS, ALT4, KEEPER | DSEHIGH | SRE), /* GPIO3_3 */
    451 	IOMUX_DATA(IOMUXC_GPIO3_IPP_IND_G_IN_3_SELECT_INPUT, INPUT_DAISY_0),
    452 	IOMUX_MP(CSI2_D12, ALT3, KEEPER | DSEHIGH | SRE), /* GPIO4_9 */
    453 	IOMUX_MP(CSI2_D13, ALT3, KEEPER | DSEHIGH | SRE),
    454 #if 1
    455 	IOMUX_MP(GPIO1_2, ALT1, DSEHIGH | ODE),	/* LCD backlight by PWM */
    456 #else
    457 	IOMUX_MP(GPIO1_2, ALT0, DSEHIGH | ODE),	/* LCD backlight by GPIO */
    458 #endif
    459 	IOMUX_MP(EIM_A19, ALT1, SRE | DSEHIGH),
    460 	/* XXX VGA pins */
    461 	IOMUX_M(DI_GP4, ALT4),
    462 	IOMUX_M(GPIO1_8, SION | ALT0),
    463 
    464 	IOMUX_MP(GPIO1_8, SION | ALT0, HYS | DSEMID | PU_100K),
    465 	/* I2C1 */
    466 	IOMUX_MP(EIM_D16, SION | ALT4, HYS | ODE | DSEHIGH | SRE),
    467 	IOMUX_MP(EIM_D19, SION | ALT4, SRE),	/* SCL */
    468 	IOMUX_MP(EIM_A19, ALT1, SRE | DSEHIGH), /* GPIO2_13 */
    469 
    470 #if 0
    471 	IOMUX_MP(EIM_A23, ALT1, 0),
    472 #else
    473 	IOMUX_M(EIM_A23, ALT1),	/* GPIO2_17 */
    474 #endif
    475 
    476 	/* BT */
    477 	IOMUX_M(EIM_D20, ALT1),	/* GPIO2_4 BT host wakeup */
    478 	IOMUX_M(EIM_D22, ALT1),	/* GPIO2_6 BT RESET */
    479 	IOMUX_M(EIM_D23, ALT1),	/* GPIO2_7 BT wakeup */
    480 
    481 	/* UART3 */
    482 	IOMUX_MP(EIM_D24, ALT3, KEEPER | PU_100K | DSEHIGH | SRE),
    483 	IOMUX_MP(EIM_D25, ALT3, KEEPER | PU_100K | DSEHIGH | SRE), /* CTS */
    484 	IOMUX_MP(EIM_D26, ALT3, KEEPER | PU_100K | DSEHIGH | SRE), /* TXD */
    485 	IOMUX_MP(EIM_D27, ALT3, KEEPER | PU_100K | DSEHIGH | SRE), /* RTS */
    486 	IOMUX_M(NANDF_D15, ALT3),	/* GPIO3_25 */
    487 	IOMUX_MP(NANDF_D14, ALT3, HYS | PULL | PU_100K ),	/* GPIO3_26 */
    488 
    489 	/* OJ6SH-T25 */
    490 	IOMUX_M(CSI1_D9, ALT3),			/* GPIO3_13 */
    491 	IOMUX_M(CSI1_VSYNC, ALT3),		/* GPIO3_14 */
    492 	IOMUX_M(CSI1_HSYNC, ALT3),		/* GPIO3_15 */
    493 
    494 	/* audio pins */
    495 	IOMUX_MP(AUD3_BB_TXD, ALT0, DSEHIGH | PU_100K | SRE),
    496 		/* XXX: linux code:
    497 		   (PAD_CTL_SRE_FAST	     | PAD_CTL_DRV_HIGH |
    498 		   PAD_CTL_100K_PU	     | PAD_CTL_HYS_NONE |
    499 		   PAD_CTL_DDR_INPUT_CMOS | PAD_CTL_DRV_VOT_LOW), */
    500 
    501 	IOMUX_MP(AUD3_BB_RXD, ALT0, KEEPER | DSEHIGH | SRE),
    502 	IOMUX_MP(AUD3_BB_CK, ALT0, KEEPER | DSEHIGH | SRE),
    503 	IOMUX_MP(AUD3_BB_FS, ALT0, KEEPER | DSEHIGH | SRE),
    504 
    505 	/* headphone detect */
    506 	IOMUX_MP(NANDF_D14, ALT3, HYS | PULL | PU_100K),
    507 	IOMUX_MP(CSPI1_RDY, ALT3, SRE | DSEHIGH),
    508 	/* XXX more audio pins ? */
    509 
    510 	/* CSPI */
    511 	IOMUX_MP(CSPI1_MOSI, ALT0, HYS | PULL | PD_100K | DSEHIGH | SRE),
    512 	IOMUX_MP(CSPI1_MISO, ALT0, HYS | PULL | PD_100K | DSEHIGH | SRE),
    513 	IOMUX_MP(CSPI1_SCLK, ALT0, HYS | PULL | PD_100K | DSEHIGH | SRE),
    514 
    515 	/* SPI CS */
    516 	IOMUX_MP(CSPI1_SS0, ALT3, HYS | KEEPER | DSEHIGH | SRE), /* GPIO4[24] */
    517 	IOMUX_MP(CSPI1_SS1, ALT3, HYS | KEEPER | DSEHIGH | SRE), /* GPIO4[25] */
    518 	IOMUX_MP(DI1_PIN11, ALT4, HYS | PULL | DSEHIGH | SRE),   /* GPIO3[0] */
    519 
    520 	/* 26M Osc */
    521 	IOMUX_MP(DI1_PIN12, ALT4, KEEPER | DSEHIGH | SRE), /* GPIO3_1 */
    522 
    523 	/* I2C */
    524 	IOMUX_MP(KEY_COL4, SION | ALT3, SRE),
    525 	IOMUX_DATA(IOMUXC_I2C2_IPP_SCL_IN_SELECT_INPUT, INPUT_DAISY_1),
    526 	IOMUX_MP(KEY_COL5, SION | ALT3, HYS | ODE | DSEHIGH | SRE),
    527 	IOMUX_DATA(IOMUXC_I2C2_IPP_SDA_IN_SELECT_INPUT, INPUT_DAISY_1),
    528 	IOMUX_DATA(IOMUXC_UART3_IPP_UART_RTS_B_SELECT_INPUT, INPUT_DAISY_3),
    529 
    530 	/* NAND */
    531 	IOMUX_MP(NANDF_WE_B, ALT0, HVE | DSEHIGH | PULL | PU_47K),
    532 	IOMUX_MP(NANDF_RE_B, ALT0, HVE | DSEHIGH | PULL | PU_47K),
    533 	IOMUX_MP(NANDF_ALE, ALT0, HVE | DSEHIGH | KEEPER),
    534 	IOMUX_MP(NANDF_CLE, ALT0, HVE | DSEHIGH | KEEPER),
    535 	IOMUX_MP(NANDF_WP_B, ALT0, HVE | DSEHIGH | PULL | PU_100K),
    536 	IOMUX_MP(NANDF_RB0, ALT0, HVE | DSELOW | PULL | PU_100K),
    537 	IOMUX_MP(NANDF_RB1, ALT0, HVE | DSELOW | PULL | PU_100K),
    538 	IOMUX_MP(NANDF_D7, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    539 	IOMUX_MP(NANDF_D6, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    540 	IOMUX_MP(NANDF_D5, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    541 	IOMUX_MP(NANDF_D4, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    542 	IOMUX_MP(NANDF_D3, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    543 	IOMUX_MP(NANDF_D2, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    544 	IOMUX_MP(NANDF_D1, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    545 	IOMUX_MP(NANDF_D0, ALT0, HVE | DSEHIGH | KEEPER | PU_100K),
    546 
    547 	/* Batttery pins */
    548 	IOMUX_MP(NANDF_D13, ALT3, HYS | DSEHIGH),
    549 	IOMUX_MP(NANDF_D12, ALT3, HYS | DSEHIGH),
    550 #if 0
    551 	IOMUX_MP(NANDF_D11, ALT3, HYS | DSEHIGH),
    552 #endif
    553 	IOMUX_MP(NANDF_D10, ALT3, HYS | DSEHIGH),
    554 
    555 	/* SD1 */
    556 	IOMUX_MP(SD1_CMD, SION | ALT0, DSEHIGH | SRE),
    557 	IOMUX_MP(SD1_CLK, SION | ALT0, KEEPER | PU_47K | DSEHIGH),
    558 	IOMUX_MP(SD1_DATA0, ALT0, DSEHIGH | SRE),
    559 	IOMUX_MP(SD1_DATA1, ALT0, DSEHIGH | SRE),
    560 	IOMUX_MP(SD1_DATA2, ALT0, DSEHIGH | SRE),
    561 	IOMUX_MP(SD1_DATA3, ALT0, DSEHIGH | SRE),
    562 	IOMUX_MP(GPIO1_0, SION | ALT0, HYS | PU_100K),
    563 
    564 	/* SD2 */
    565 	IOMUX_P(SD2_CMD, HVE | PU_22K | DSEMAX | SRE),
    566 	IOMUX_P(SD2_CLK, HVE | PU_22K | DSEMAX | SRE),
    567 	IOMUX_P(SD2_DATA0, HVE | PU_22K | DSEMAX | SRE),
    568 	IOMUX_P(SD2_DATA1, HVE | PU_22K | DSEMAX | SRE),
    569 	IOMUX_P(SD2_DATA2, HVE | PU_22K | DSEMAX | SRE),
    570 	IOMUX_P(SD2_DATA3, HVE | PU_22K | DSEMAX | SRE),
    571 
    572 	/* USB */
    573 	IOMUX_MP(USBH1_CLK, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    574 	IOMUX_MP(USBH1_DIR, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    575 	IOMUX_MP(USBH1_STP, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    576 	IOMUX_MP(USBH1_NXT, ALT0, HYS | KEEPER | PU_100K | DSEHIGH | SRE),
    577 	IOMUX_MP(USBH1_DATA0, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    578 	IOMUX_MP(USBH1_DATA1, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    579 	IOMUX_MP(USBH1_DATA2, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    580 	IOMUX_MP(USBH1_DATA3, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    581 	IOMUX_MP(USBH1_DATA4, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    582 	IOMUX_MP(USBH1_DATA5, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    583 	IOMUX_MP(USBH1_DATA6, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    584 	IOMUX_MP(USBH1_DATA7, ALT0, HYS | KEEPER | DSEHIGH | SRE),
    585 	IOMUX_MP(EIM_D17, ALT1, KEEPER | DSEHIGH | SRE),
    586 	IOMUX_MP(EIM_D21, ALT1, KEEPER | DSEHIGH | SRE),
    587 	IOMUX_P(GPIO1_7, /*ALT0,*/ DSEHIGH | SRE),	/* USB Hub reset */
    588 
    589 #undef	ODE
    590 #undef	HYS
    591 #undef	SRE
    592 #undef	PULL
    593 #undef	KEEPER
    594 #undef	PU_22K
    595 #undef	PU_47K
    596 #undef	PU_100K
    597 #undef	PD_100K
    598 #undef	HVE
    599 #undef	DSEMAX
    600 #undef	DSEHIGH
    601 #undef	DSEMID
    602 #undef	DSELOW
    603 
    604 #undef	ALT0
    605 #undef	ALT1
    606 #undef	ALT2
    607 #undef	ALT3
    608 #undef	ALT4
    609 #undef	ALT5
    610 #undef	ALT6
    611 #undef	ALT7
    612 #undef	SION
    613 };
    614 
    615 static void
    616 setup_ioports(void)
    617 {
    618 	int i;
    619 	const struct iomux_setup *p;
    620 
    621 	/* Initialize all IOMUX registers */
    622 	for (i=0; i < __arraycount(iomux_setup_data); ++i) {
    623 		p = iomux_setup_data + i;
    624 
    625 		ioreg_write(NETWALKER_IOMUXC_VBASE + p->reg,
    626 			    p->val);
    627 	}
    628 }
    629 
    630 
    631 #ifdef	CONSDEVNAME
    632 const char consdevname[] = CONSDEVNAME;
    633 
    634 #ifndef	CONMODE
    635 #define	CONMODE	((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    636 #endif
    637 #ifndef	CONSPEED
    638 #define	CONSPEED	115200
    639 #endif
    640 
    641 int consmode = CONMODE;
    642 int consrate = CONSPEED;
    643 
    644 #endif	/* CONSDEVNAME */
    645 
    646 #ifndef	IMXUART_FREQ
    647 #define	IMXUART_FREQ	66500000
    648 #endif
    649 
    650 void
    651 consinit(void)
    652 {
    653 	static int consinit_called = 0;
    654 
    655 	if (consinit_called)
    656 		return;
    657 
    658 	consinit_called = 1;
    659 
    660 #ifdef	CONSDEVNAME
    661 
    662 #if NIMXUART > 0
    663 	imxuart_set_frequency(IMXUART_FREQ, 2);
    664 #endif
    665 
    666 #if (NIMXUART > 0) && defined(IMXUARTCONSOLE)
    667 	if (strcmp(consdevname, "imxuart") == 0) {
    668 		paddr_t consaddr;
    669 #ifdef	CONADDR
    670 		consaddr = CONADDR;
    671 #else
    672 		consaddr = IMX51_UART1_BASE;
    673 #endif
    674 		imxuart_cons_attach(&imx_bs_tag, consaddr, consrate, consmode);
    675 	    return;
    676 	}
    677 #endif
    678 
    679 #endif
    680 
    681 #if (NWSDISPLAY > 0) && defined(IMXIPUCONSOLE)
    682 #if NUKBD > 0
    683 	ukbd_cnattach();
    684 #endif
    685 	{
    686 		extern void netwalker_cnattach(void);
    687 		netwalker_cnattach();
    688 	}
    689 #endif
    690 }
    691 
    692 #ifdef KGDB
    693 #ifndef KGDB_DEVNAME
    694 #define KGDB_DEVNAME "imxuart"
    695 #endif
    696 #ifndef KGDB_DEVMODE
    697 #define KGDB_DEVMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    698 #endif
    699 
    700 const char kgdb_devname[20] = KGDB_DEVNAME;
    701 int kgdb_mode = KGDB_DEVMODE;
    702 int kgdb_addr = KGDB_DEVADDR;
    703 extern int kgdb_rate;	/* defined in kgdb_stub.c */
    704 
    705 void
    706 kgdb_port_init(void)
    707 {
    708 #if (NIMXUART > 0)
    709 	if (strcmp(kgdb_devname, "imxuart") == 0) {
    710 		imxuart_kgdb_attach(&imx_bs_tag, kgdb_addr,
    711 		kgdb_rate, kgdb_mode);
    712 	    return;
    713 	}
    714 
    715 #endif
    716 }
    717 #endif
    718 
    719 
    720