Home | History | Annotate | Line # | Download | only in smdk2xx0
smdk2410_machdep.c revision 1.10
      1  1.10  abs /*	$NetBSD: smdk2410_machdep.c,v 1.10 2004/12/12 21:03:06 abs Exp $ */
      2   1.1  bsh 
      3   1.1  bsh /*
      4   1.1  bsh  * Copyright (c) 2002, 2003 Fujitsu Component Limited
      5   1.1  bsh  * Copyright (c) 2002, 2003 Genetec Corporation
      6   1.1  bsh  * All rights reserved.
      7   1.1  bsh  *
      8   1.1  bsh  * Redistribution and use in source and binary forms, with or without
      9   1.1  bsh  * modification, are permitted provided that the following conditions
     10   1.1  bsh  * are met:
     11   1.1  bsh  * 1. Redistributions of source code must retain the above copyright
     12   1.1  bsh  *    notice, this list of conditions and the following disclaimer.
     13   1.1  bsh  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1  bsh  *    notice, this list of conditions and the following disclaimer in the
     15   1.1  bsh  *    documentation and/or other materials provided with the distribution.
     16   1.1  bsh  * 3. Neither the name of The Fujitsu Component Limited nor the name of
     17   1.1  bsh  *    Genetec corporation may not be used to endorse or promote products
     18   1.1  bsh  *    derived from this software without specific prior written permission.
     19   1.1  bsh  *
     20   1.1  bsh  * THIS SOFTWARE IS PROVIDED BY FUJITSU COMPONENT LIMITED AND GENETEC
     21   1.1  bsh  * CORPORATION ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
     22   1.1  bsh  * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     23   1.1  bsh  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     24   1.1  bsh  * DISCLAIMED.  IN NO EVENT SHALL FUJITSU COMPONENT LIMITED OR GENETEC
     25   1.1  bsh  * CORPORATION BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     26   1.1  bsh  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
     27   1.1  bsh  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
     28   1.1  bsh  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
     29   1.1  bsh  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     30   1.1  bsh  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
     31   1.1  bsh  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32   1.1  bsh  * SUCH DAMAGE.
     33   1.1  bsh  */
     34   1.1  bsh /*
     35   1.1  bsh  * Copyright (c) 2001,2002 ARM Ltd
     36   1.1  bsh  * All rights reserved.
     37   1.1  bsh  *
     38   1.1  bsh  * Redistribution and use in source and binary forms, with or without
     39   1.1  bsh  * modification, are permitted provided that the following conditions
     40   1.1  bsh  * are met:
     41   1.1  bsh  * 1. Redistributions of source code must retain the above copyright
     42   1.1  bsh  *    notice, this list of conditions and the following disclaimer.
     43   1.1  bsh  * 2. Redistributions in binary form must reproduce the above copyright
     44   1.1  bsh  *    notice, this list of conditions and the following disclaimer in the
     45   1.1  bsh  *    documentation and/or other materials provided with the distribution.
     46   1.1  bsh  * 3. The name of the company may not be used to endorse or promote
     47   1.1  bsh  *    products derived from this software without specific prior written
     48   1.1  bsh  *    permission.
     49   1.1  bsh  *
     50   1.1  bsh  * THIS SOFTWARE IS PROVIDED BY ARM LTD ``AS IS'' AND
     51   1.1  bsh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     52   1.1  bsh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     53   1.1  bsh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL ARM LTD
     54   1.1  bsh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     55   1.1  bsh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     56   1.1  bsh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     57   1.1  bsh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     58   1.1  bsh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     59   1.1  bsh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     60   1.1  bsh  * POSSIBILITY OF SUCH DAMAGE.
     61   1.1  bsh  *
     62   1.1  bsh  */
     63   1.1  bsh 
     64   1.1  bsh /*
     65   1.1  bsh  * Copyright (c) 1997,1998 Mark Brinicombe.
     66   1.1  bsh  * Copyright (c) 1997,1998 Causality Limited.
     67   1.1  bsh  * All rights reserved.
     68   1.1  bsh  *
     69   1.1  bsh  * Redistribution and use in source and binary forms, with or without
     70   1.1  bsh  * modification, are permitted provided that the following conditions
     71   1.1  bsh  * are met:
     72   1.1  bsh  * 1. Redistributions of source code must retain the above copyright
     73   1.1  bsh  *    notice, this list of conditions and the following disclaimer.
     74   1.1  bsh  * 2. Redistributions in binary form must reproduce the above copyright
     75   1.1  bsh  *    notice, this list of conditions and the following disclaimer in the
     76   1.1  bsh  *    documentation and/or other materials provided with the distribution.
     77   1.1  bsh  * 3. All advertising materials mentioning features or use of this software
     78   1.1  bsh  *    must display the following acknowledgement:
     79   1.1  bsh  *	This product includes software developed by Mark Brinicombe
     80   1.1  bsh  *	for the NetBSD Project.
     81   1.1  bsh  * 4. The name of the company nor the name of the author may be used to
     82   1.1  bsh  *    endorse or promote products derived from this software without specific
     83   1.1  bsh  *    prior written permission.
     84   1.1  bsh  *
     85   1.1  bsh  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     86   1.1  bsh  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     87   1.1  bsh  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     88   1.1  bsh  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     89   1.1  bsh  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     90   1.1  bsh  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     91   1.1  bsh  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     92   1.1  bsh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     93   1.1  bsh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     94   1.1  bsh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     95   1.1  bsh  * SUCH DAMAGE.
     96   1.1  bsh  *
     97   1.1  bsh  * Machine dependant functions for kernel setup for integrator board
     98   1.1  bsh  *
     99   1.1  bsh  * Created      : 24/11/97
    100   1.1  bsh  */
    101   1.1  bsh 
    102   1.1  bsh /*
    103   1.1  bsh  * Machine dependant functions for kernel setup for Samsung SMDK2410
    104   1.1  bsh  * derived from integrator_machdep.c
    105   1.1  bsh  */
    106   1.1  bsh 
    107   1.1  bsh #include <sys/cdefs.h>
    108  1.10  abs __KERNEL_RCSID(0, "$NetBSD: smdk2410_machdep.c,v 1.10 2004/12/12 21:03:06 abs Exp $");
    109   1.1  bsh 
    110   1.1  bsh #include "opt_ddb.h"
    111   1.1  bsh #include "opt_kgdb.h"
    112   1.1  bsh #include "opt_ipkdb.h"
    113   1.1  bsh #include "opt_pmap_debug.h"
    114   1.1  bsh #include "opt_md.h"
    115   1.1  bsh 
    116   1.1  bsh #include <sys/param.h>
    117   1.1  bsh #include <sys/device.h>
    118   1.1  bsh #include <sys/systm.h>
    119   1.1  bsh #include <sys/kernel.h>
    120   1.1  bsh #include <sys/exec.h>
    121   1.1  bsh #include <sys/proc.h>
    122   1.1  bsh #include <sys/msgbuf.h>
    123   1.1  bsh #include <sys/reboot.h>
    124   1.1  bsh #include <sys/termios.h>
    125   1.1  bsh #include <sys/ksyms.h>
    126   1.1  bsh 
    127   1.1  bsh #include <uvm/uvm_extern.h>
    128   1.1  bsh 
    129   1.1  bsh #include <dev/cons.h>
    130   1.1  bsh #include <dev/md.h>
    131   1.1  bsh 
    132   1.1  bsh #include <machine/db_machdep.h>
    133   1.1  bsh #include <ddb/db_sym.h>
    134   1.1  bsh #include <ddb/db_extern.h>
    135   1.1  bsh #ifdef KGDB
    136   1.1  bsh #include <sys/kgdb.h>
    137   1.1  bsh #endif
    138   1.1  bsh 
    139   1.1  bsh #include <machine/bootconfig.h>
    140   1.1  bsh #include <machine/bus.h>
    141   1.1  bsh #include <machine/cpu.h>
    142   1.1  bsh #include <machine/frame.h>
    143   1.1  bsh #include <machine/intr.h>
    144   1.1  bsh #include <arm/undefined.h>
    145   1.1  bsh 
    146   1.1  bsh #include <arm/arm32/machdep.h>
    147   1.1  bsh 
    148   1.1  bsh #include <arm/s3c2xx0/s3c2410reg.h>
    149   1.1  bsh #include <arm/s3c2xx0/s3c2410var.h>
    150   1.1  bsh 
    151   1.1  bsh #include "ksyms.h"
    152   1.1  bsh 
    153   1.1  bsh #ifndef	SDRAM_START
    154   1.1  bsh #define	SDRAM_START	S3C2410_SDRAM_START
    155   1.1  bsh #endif
    156   1.1  bsh #ifndef	SDRAM_SIZE
    157   1.1  bsh #define	SDRAM_SIZE	(32*1024*1024)
    158   1.1  bsh #endif
    159   1.1  bsh 
    160   1.1  bsh /*
    161   1.1  bsh  * Address to map I/O registers in early initialize stage.
    162   1.1  bsh  */
    163   1.1  bsh #define SMDK2410_VBASE_FREE	0xfd000000
    164   1.1  bsh 
    165   1.1  bsh /* Kernel text starts 2MB in from the bottom of the kernel address space. */
    166   1.1  bsh #define	KERNEL_TEXT_BASE	(KERNEL_BASE + 0x00200000)
    167   1.1  bsh #define	KERNEL_VM_BASE		(KERNEL_BASE + 0x01000000)
    168   1.1  bsh 
    169   1.1  bsh /*
    170   1.1  bsh  * The range 0xc1000000 - 0xccffffff is available for kernel VM space
    171   1.1  bsh  * Core-logic registers and I/O mappings occupy 0xfd000000 - 0xffffffff
    172   1.1  bsh  */
    173   1.1  bsh #define KERNEL_VM_SIZE		0x0C000000
    174   1.1  bsh 
    175   1.1  bsh /* Memory disk support */
    176   1.1  bsh #if defined(MEMORY_DISK_DYNAMIC) && defined(MEMORY_DISK_ROOT_ADDR)
    177   1.1  bsh #define DO_MEMORY_DISK
    178   1.1  bsh /* We have memory disk image outside of the kernel on ROM. */
    179   1.1  bsh #ifdef MEMORY_DISK_ROOT_ROM
    180   1.1  bsh /* map the image directory and use read-only */
    181   1.1  bsh #else
    182   1.1  bsh /* copy the image to RAM */
    183   1.1  bsh #endif
    184   1.1  bsh #endif
    185   1.1  bsh 
    186   1.1  bsh 
    187   1.1  bsh /*
    188   1.1  bsh  * Address to call from cpu_reset() to reset the machine.
    189   1.1  bsh  * This is machine architecture dependant as it varies depending
    190   1.1  bsh  * on where the ROM appears when you turn the MMU off.
    191   1.1  bsh  */
    192   1.1  bsh u_int cpu_reset_address = (u_int)0;
    193   1.1  bsh 
    194   1.1  bsh /* Define various stack sizes in pages */
    195   1.1  bsh #define IRQ_STACK_SIZE	1
    196   1.1  bsh #define ABT_STACK_SIZE	1
    197   1.1  bsh #ifdef IPKDB
    198   1.1  bsh #define UND_STACK_SIZE	2
    199   1.1  bsh #else
    200   1.1  bsh #define UND_STACK_SIZE	1
    201   1.1  bsh #endif
    202   1.1  bsh 
    203   1.1  bsh BootConfig bootconfig;		/* Boot config storage */
    204   1.1  bsh char *boot_args = NULL;
    205   1.1  bsh char *boot_file = NULL;
    206   1.1  bsh 
    207   1.1  bsh vm_offset_t physical_start;
    208   1.1  bsh vm_offset_t physical_freestart;
    209   1.1  bsh vm_offset_t physical_freeend;
    210   1.1  bsh vm_offset_t physical_end;
    211   1.1  bsh u_int free_pages;
    212   1.1  bsh vm_offset_t pagetables_start;
    213   1.1  bsh int physmem = 0;
    214   1.1  bsh 
    215   1.1  bsh /*int debug_flags;*/
    216   1.1  bsh #ifndef PMAP_STATIC_L1S
    217   1.1  bsh int max_processes = 64;		/* Default number */
    218   1.1  bsh #endif				/* !PMAP_STATIC_L1S */
    219   1.1  bsh 
    220   1.1  bsh /* Physical and virtual addresses for some global pages */
    221   1.1  bsh pv_addr_t systempage;
    222   1.1  bsh pv_addr_t irqstack;
    223   1.1  bsh pv_addr_t undstack;
    224   1.1  bsh pv_addr_t abtstack;
    225   1.1  bsh pv_addr_t kernelstack;
    226   1.1  bsh 
    227   1.1  bsh vm_offset_t msgbufphys;
    228   1.1  bsh 
    229   1.1  bsh extern u_int data_abort_handler_address;
    230   1.1  bsh extern u_int prefetch_abort_handler_address;
    231   1.1  bsh extern u_int undefined_handler_address;
    232   1.1  bsh 
    233   1.1  bsh #ifdef PMAP_DEBUG
    234   1.1  bsh extern int pmap_debug_level;
    235   1.1  bsh #endif
    236   1.1  bsh 
    237   1.1  bsh #define KERNEL_PT_SYS		0	/* L2 table for mapping zero page */
    238   1.1  bsh #define KERNEL_PT_KERNEL	1	/* L2 table for mapping kernel */
    239   1.1  bsh #define	KERNEL_PT_KERNEL_NUM	2	/* L2 tables for mapping kernel VM */
    240   1.1  bsh 
    241   1.1  bsh #define KERNEL_PT_VMDATA	(KERNEL_PT_KERNEL + KERNEL_PT_KERNEL_NUM)
    242   1.1  bsh 
    243   1.1  bsh #define	KERNEL_PT_VMDATA_NUM	4	/* start with 16MB of KVM */
    244   1.1  bsh #define NUM_KERNEL_PTS		(KERNEL_PT_VMDATA + KERNEL_PT_VMDATA_NUM)
    245   1.1  bsh 
    246   1.1  bsh pv_addr_t kernel_pt_table[NUM_KERNEL_PTS];
    247   1.1  bsh 
    248   1.1  bsh struct user *proc0paddr;
    249   1.1  bsh 
    250   1.1  bsh /* Prototypes */
    251   1.1  bsh 
    252   1.1  bsh void consinit(void);
    253   1.1  bsh void kgdb_port_init(void);
    254   1.1  bsh 
    255   1.1  bsh static int
    256   1.1  bsh bootstrap_bs_map(void *t, bus_addr_t bpa, bus_size_t size,
    257   1.1  bsh     int cacheable, bus_space_handle_t * bshp);
    258   1.1  bsh static void copy_io_area_map(pd_entry_t * new_pd);
    259   1.1  bsh extern int	s3c24x0_calc_fclk(unsigned int pllcon);
    260   1.1  bsh 
    261   1.1  bsh /* A load of console goo. */
    262   1.1  bsh #include "vga.h"
    263   1.1  bsh #if NVGA > 0
    264   1.1  bsh #include <dev/ic/mc6845reg.h>
    265   1.1  bsh #include <dev/ic/pcdisplayvar.h>
    266   1.1  bsh #include <dev/ic/vgareg.h>
    267   1.1  bsh #include <dev/ic/vgavar.h>
    268   1.1  bsh #endif
    269   1.1  bsh 
    270   1.1  bsh #include "com.h"
    271   1.1  bsh #if NCOM > 0
    272   1.1  bsh #include <dev/ic/comreg.h>
    273   1.1  bsh #include <dev/ic/comvar.h>
    274   1.1  bsh #endif
    275   1.1  bsh 
    276   1.1  bsh #include "sscom.h"
    277   1.1  bsh #if NSSCOM > 0
    278   1.1  bsh #include "opt_sscom.h"
    279   1.1  bsh #include <arm/s3c2xx0/sscom_var.h>
    280   1.1  bsh #endif
    281   1.1  bsh 
    282   1.1  bsh /*
    283   1.1  bsh  * Define the default console speed for the board.  This is generally
    284   1.1  bsh  * what the firmware provided with the board defaults to.
    285   1.1  bsh  */
    286   1.1  bsh #ifndef CONSPEED
    287   1.1  bsh #define CONSPEED B115200	/* TTYDEF_SPEED */
    288   1.1  bsh #endif
    289   1.1  bsh #ifndef CONMODE
    290   1.1  bsh #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8)   /* 8N1 */
    291   1.1  bsh #endif
    292   1.1  bsh 
    293   1.1  bsh int comcnspeed = CONSPEED;
    294   1.1  bsh int comcnmode = CONMODE;
    295   1.1  bsh 
    296   1.1  bsh struct bus_space bootstrap_bs_tag;
    297   1.1  bsh 
    298   1.1  bsh /*
    299   1.1  bsh  * void cpu_reboot(int howto, char *bootstr)
    300   1.1  bsh  *
    301   1.1  bsh  * Reboots the system
    302   1.1  bsh  *
    303   1.1  bsh  * Deal with any syncing, unmounting, dumping and shutdown hooks,
    304   1.1  bsh  * then reset the CPU.
    305   1.1  bsh  */
    306   1.1  bsh void
    307   1.1  bsh cpu_reboot(int howto, char *bootstr)
    308   1.1  bsh {
    309   1.1  bsh #ifdef DIAGNOSTIC
    310   1.1  bsh 	/* info */
    311   1.1  bsh 	printf("boot: howto=%08x curproc=%p\n", howto, curproc);
    312   1.1  bsh #endif
    313   1.1  bsh 
    314   1.1  bsh 	cpu_reset_address = vtophys((u_int)s3c2410_softreset);
    315   1.1  bsh 
    316   1.1  bsh 	/*
    317   1.1  bsh 	 * If we are still cold then hit the air brakes
    318   1.1  bsh 	 * and crash to earth fast
    319   1.1  bsh 	 */
    320   1.1  bsh 	if (cold) {
    321   1.1  bsh 		doshutdownhooks();
    322   1.1  bsh 		printf("The operating system has halted.\n");
    323   1.1  bsh 		printf("Please press any key to reboot.\n\n");
    324   1.1  bsh 		cngetc();
    325   1.1  bsh 		printf("rebooting...\n");
    326   1.1  bsh 		cpu_reset();
    327   1.1  bsh 		/* NOTREACHED */
    328   1.1  bsh 	}
    329   1.1  bsh 	/* Disable console buffering */
    330   1.1  bsh 
    331   1.1  bsh 	/*
    332   1.1  bsh 	 * If RB_NOSYNC was not specified sync the discs.
    333   1.1  bsh 	 * Note: Unless cold is set to 1 here, syslogd will die during the
    334   1.1  bsh 	 * unmount.  It looks like syslogd is getting woken up only to find
    335   1.1  bsh 	 * that it cannot page part of the binary in as the filesystem has
    336   1.1  bsh 	 * been unmounted.
    337   1.1  bsh 	 */
    338   1.1  bsh 	if (!(howto & RB_NOSYNC))
    339   1.1  bsh 		bootsync();
    340   1.1  bsh 
    341   1.1  bsh 	/* Say NO to interrupts */
    342   1.1  bsh 	splhigh();
    343   1.1  bsh 
    344   1.1  bsh 	/* Do a dump if requested. */
    345   1.1  bsh 	if ((howto & (RB_DUMP | RB_HALT)) == RB_DUMP)
    346   1.1  bsh 		dumpsys();
    347   1.1  bsh 
    348   1.1  bsh 	/* Run any shutdown hooks */
    349   1.1  bsh 	doshutdownhooks();
    350   1.1  bsh 
    351   1.1  bsh 	/* Make sure IRQ's are disabled */
    352   1.1  bsh 	IRQdisable;
    353   1.1  bsh 
    354   1.1  bsh 	if (howto & RB_HALT) {
    355   1.1  bsh 		printf("The operating system has halted.\n");
    356   1.1  bsh 		printf("Please press any key to reboot.\n\n");
    357   1.1  bsh 		cngetc();
    358   1.1  bsh 	}
    359   1.1  bsh 	printf("rebooting...\n");
    360   1.1  bsh 	cpu_reset();
    361   1.1  bsh 	/* NOTREACHED */
    362   1.1  bsh }
    363   1.2  bsh 
    364   1.1  bsh #define ioreg_write8(a,v)  (*(volatile uint8_t *)(a)=(v))
    365   1.6  bsh #define	ioreg_read32(a)  	(*(volatile uint32_t *)(a))
    366   1.6  bsh #define	ioreg_write32(a,v)  	(*(volatile uint32_t *)(a)=(v))
    367   1.1  bsh 
    368   1.1  bsh /*
    369   1.1  bsh  * u_int initarm(...)
    370   1.1  bsh  *
    371   1.1  bsh  * Initial entry point on startup. This gets called before main() is
    372   1.1  bsh  * entered.
    373   1.1  bsh  * It should be responsible for setting up everything that must be
    374   1.1  bsh  * in place when main is called.
    375   1.1  bsh  * This includes
    376   1.1  bsh  *   Taking a copy of the boot configuration structure.
    377   1.1  bsh  *   Initialising the physical console so characters can be printed.
    378   1.1  bsh  *   Setting up page tables for the kernel
    379   1.1  bsh  *   Relocating the kernel to the bottom of physical memory
    380   1.1  bsh  */
    381   1.1  bsh 
    382   1.1  bsh u_int
    383   1.1  bsh initarm(void *arg)
    384   1.1  bsh {
    385   1.1  bsh 	int loop;
    386   1.1  bsh 	int loop1;
    387   1.1  bsh 	u_int l1pagetable;
    388   1.1  bsh 	extern int etext asm("_etext");
    389   1.1  bsh 	extern int end asm("_end");
    390   1.1  bsh 	pv_addr_t kernel_l1pt;
    391   1.1  bsh 	struct s3c24x0_softc temp_softc;	/* used to initialize IO regs */
    392   1.1  bsh 	int progress_counter = 0;
    393   1.1  bsh 
    394   1.1  bsh #ifdef DO_MEMORY_DISK
    395   1.1  bsh 	vm_offset_t md_root_start;
    396   1.1  bsh #define MD_ROOT_SIZE (MEMORY_DISK_ROOT_SIZE * DEV_BSIZE)
    397   1.1  bsh #endif
    398   1.1  bsh 
    399   1.1  bsh #define gpio_read8(reg) bus_space_read_1(temp_softc.sc_sx.sc_iot,  \
    400   1.1  bsh 					 temp_softc.sc_sx.sc_gpio_ioh, (reg))
    401   1.1  bsh 
    402   1.1  bsh #define LEDSTEP()  __LED(progress_counter++)
    403   1.1  bsh 
    404   1.1  bsh #define pdatf (*(volatile uint8_t *)(S3C2410_GPIO_BASE+GPIO_PFDAT))
    405   1.1  bsh #define __LED(x)  (pdatf = (pdatf & ~0xf0) | (~(x) & 0xf0))
    406   1.1  bsh 
    407   1.1  bsh 	LEDSTEP();
    408   1.6  bsh 
    409   1.6  bsh 	/* CS8900A on CS3 and CL-PD7610 need nBE1 signal. make sure
    410   1.6  bsh 	 * memory controller is set correctly.  (USB download firmware
    411   1.6  bsh 	 * doesn't do this right) Also, we use WAIT signal for them.
    412   1.6  bsh 	 */
    413   1.6  bsh 	ioreg_write32(S3C2410_MEMCTL_BASE + MEMCTL_BWSCON,
    414   1.6  bsh 	    (BWSCON_ST|BWSCON_WS) << BWSCON_BANK_SHIFT(2) |
    415   1.6  bsh 	    (BWSCON_ST|BWSCON_WS) << BWSCON_BANK_SHIFT(3) |
    416   1.6  bsh 	    ioreg_read32(S3C2410_MEMCTL_BASE + MEMCTL_BWSCON));
    417   1.6  bsh 	/* tweak access timing for CS8900A */
    418   1.6  bsh 	ioreg_write32(S3C2410_MEMCTL_BASE + MEMCTL_BANKCON(3),
    419   1.6  bsh 	    (0<<BANKCON_TACS_SHIFT)|(1<<BANKCON_TCOS_SHIFT)|
    420   1.6  bsh 	    (7<<BANKCON_TACC_SHIFT)|(0<<BANKCON_TOCH_SHIFT)|
    421   1.6  bsh 	    (0<<BANKCON_TCAH_SHIFT));
    422   1.6  bsh 
    423   1.1  bsh 	/*
    424   1.1  bsh 	 * Heads up ... Setup the CPU / MMU / TLB functions
    425   1.1  bsh 	 */
    426   1.1  bsh 	if (set_cpufuncs())
    427   1.1  bsh 		panic("cpu not recognized!");
    428   1.1  bsh 
    429   1.1  bsh 	LEDSTEP();
    430   1.1  bsh 
    431   1.1  bsh 	/*
    432   1.1  bsh 	 * prepare fake bus space tag
    433   1.1  bsh 	 */
    434   1.1  bsh 	bootstrap_bs_tag = s3c2xx0_bs_tag;
    435   1.1  bsh 	bootstrap_bs_tag.bs_map = bootstrap_bs_map;
    436   1.1  bsh 	s3c2xx0_softc = &temp_softc.sc_sx;
    437   1.1  bsh 	s3c2xx0_softc->sc_iot = &bootstrap_bs_tag;
    438   1.1  bsh 
    439   1.1  bsh 	bootstrap_bs_map(&bootstrap_bs_tag, S3C2410_GPIO_BASE,
    440   1.1  bsh 	    S3C2410_GPIO_SIZE, 0, &temp_softc.sc_sx.sc_gpio_ioh);
    441   1.1  bsh 	bootstrap_bs_map(&bootstrap_bs_tag, S3C2410_INTCTL_BASE,
    442   1.1  bsh 	    S3C2410_INTCTL_SIZE, 0, &temp_softc.sc_sx.sc_intctl_ioh);
    443   1.1  bsh 	bootstrap_bs_map(&bootstrap_bs_tag, S3C2410_CLKMAN_BASE,
    444   1.5  bsh 	    S3C24X0_CLKMAN_SIZE, 0, &temp_softc.sc_sx.sc_clkman_ioh);
    445   1.1  bsh 
    446   1.1  bsh #undef __LED
    447   1.1  bsh #define __LED(x) 								\
    448   1.1  bsh 	bus_space_write_1(&bootstrap_bs_tag, temp_softc.sc_sx.sc_gpio_ioh,	\
    449   1.1  bsh 	    GPIO_PFDAT, (~((x)<<4) & 0xf0) |					\
    450   1.1  bsh 	    (gpio_read8(GPIO_PFDAT) & ~0xf0))
    451   1.1  bsh 
    452   1.1  bsh 	LEDSTEP();
    453   1.1  bsh 
    454   1.1  bsh 	/* Disable all peripheral interrupts */
    455   1.1  bsh 	bus_space_write_4(&bootstrap_bs_tag, temp_softc.sc_sx.sc_intctl_ioh,
    456   1.8  bsh 	    INTCTL_INTMSK, ~0);
    457   1.8  bsh 	/* initialize some variables so that splfoo() doesn't
    458   1.8  bsh 	   touch illegal address.  */
    459   1.8  bsh 	s3c2xx0_intr_bootstrap((vaddr_t)bus_space_vaddr(&bootstrap_bs_tag,
    460   1.8  bsh 	    temp_softc.sc_sx.sc_intctl_ioh));
    461   1.1  bsh 
    462   1.1  bsh 	s3c24x0_clock_freq(s3c2xx0_softc);
    463   1.1  bsh 
    464   1.1  bsh 	consinit();
    465   1.3  bsh #ifdef VERBOSE_INIT_ARM
    466   1.1  bsh 	printf("consinit done\n");
    467   1.3  bsh #endif
    468   1.1  bsh 
    469   1.1  bsh #ifdef KGDB
    470   1.1  bsh 	LEDSTEP();
    471   1.1  bsh 	kgdb_port_init();
    472   1.1  bsh #endif
    473   1.1  bsh 	LEDSTEP();
    474   1.1  bsh 
    475   1.3  bsh #ifdef VERBOSE_INIT_ARM
    476   1.1  bsh 	/* Talk to the user */
    477   1.1  bsh 	printf("\nNetBSD/evbarm (SMDK2410) booting ...\n");
    478   1.3  bsh #endif
    479   1.1  bsh 	/*
    480   1.1  bsh 	 * Ok we have the following memory map
    481   1.1  bsh 	 *
    482   1.1  bsh 	 * Physical Address Range     Description
    483   1.1  bsh 	 * -----------------------    ----------------------------------
    484   1.1  bsh 	 * 0x00000000 - 0x00ffffff    Intel flash Memory   (16MB)
    485   1.1  bsh 	 * 0x02000000 - 0x020fffff    AMD flash Memory   (1MB)
    486   1.1  bsh 	 * or 			       (depend on DIPSW setting)
    487   1.1  bsh 	 * 0x00000000 - 0x000fffff    AMD flash Memory   (1MB)
    488   1.1  bsh 	 * 0x02000000 - 0x02ffffff    Intel flash Memory   (16MB)
    489   1.1  bsh 	 *
    490   1.1  bsh 	 * 0x30000000 - 0x31ffffff    SDRAM (32MB)
    491   1.1  bsh 	 *
    492   1.1  bsh 	 * The initarm() has the responsibility for creating the kernel
    493   1.1  bsh 	 * page tables.
    494   1.1  bsh 	 * It must also set up various memory pointers that are used
    495   1.1  bsh 	 * by pmap etc.
    496   1.1  bsh 	 */
    497   1.1  bsh 
    498   1.1  bsh 	/* Fake bootconfig structure for the benefit of pmap.c */
    499   1.1  bsh 	/* XXX must make the memory description h/w independent */
    500   1.1  bsh 	bootconfig.dramblocks = 1;
    501   1.1  bsh 	bootconfig.dram[0].address = SDRAM_START;
    502   1.1  bsh 	bootconfig.dram[0].pages = SDRAM_SIZE / PAGE_SIZE;
    503   1.1  bsh 
    504   1.1  bsh 	/*
    505   1.1  bsh 	 * Set up the variables that define the availablilty of
    506   1.1  bsh 	 * physical memory.  For now, we're going to set
    507   1.1  bsh 	 * physical_freestart to 0x08200000 (where the kernel
    508   1.1  bsh 	 * was loaded), and allocate the memory we need downwards.
    509   1.1  bsh 	 * If we get too close to the bottom of SDRAM, we
    510   1.1  bsh 	 * will panic.  We will update physical_freestart and
    511   1.1  bsh 	 * physical_freeend later to reflect what pmap_bootstrap()
    512   1.1  bsh 	 * wants to see.
    513   1.1  bsh 	 *
    514   1.1  bsh 	 * XXX pmap_bootstrap() needs an enema.
    515   1.1  bsh 	 */
    516   1.1  bsh 	physical_start = bootconfig.dram[0].address;
    517   1.1  bsh 	physical_end = physical_start + (bootconfig.dram[0].pages * PAGE_SIZE);
    518   1.1  bsh 
    519   1.1  bsh #ifdef DO_MEMORY_DISK
    520   1.1  bsh #ifdef MEMORY_DISK_ROOT_ROM
    521   1.1  bsh 	md_root_start = MEMORY_DISK_ROOT_ADDR;
    522   1.1  bsh 	boothowto |= RB_RDONLY;
    523   1.1  bsh #else
    524   1.1  bsh 	/* Reserve physmem for ram disk */
    525   1.1  bsh 	md_root_start = ((physical_end - MD_ROOT_SIZE) & ~(L1_S_SIZE-1));
    526   1.1  bsh 	printf("Reserve %ld bytes for memory disk\n",
    527   1.1  bsh 	    physical_end - md_root_start);
    528   1.1  bsh 	/* copy fs contents */
    529   1.1  bsh 	memcpy((void *)md_root_start, (void *)MEMORY_DISK_ROOT_ADDR,
    530   1.1  bsh 	    MD_ROOT_SIZE);
    531   1.1  bsh 	physical_end = md_root_start;
    532   1.1  bsh #endif
    533   1.1  bsh #endif
    534   1.1  bsh 
    535   1.1  bsh 	physical_freestart = SDRAM_START;	/* XXX */
    536   1.1  bsh 	physical_freeend = SDRAM_START + 0x00200000;
    537   1.1  bsh 
    538   1.1  bsh 	physmem = (physical_end - physical_start) / PAGE_SIZE;
    539   1.1  bsh 
    540   1.1  bsh #ifdef VERBOSE_INIT_ARM
    541   1.1  bsh 	/* Tell the user about the memory */
    542   1.1  bsh 	printf("physmemory: %d pages at 0x%08lx -> 0x%08lx\n", physmem,
    543   1.1  bsh 	    physical_start, physical_end - 1);
    544   1.1  bsh #endif
    545   1.1  bsh 
    546   1.1  bsh 	/*
    547   1.1  bsh 	 * XXX
    548   1.1  bsh 	 * Okay, the kernel starts 2MB in from the bottom of physical
    549   1.1  bsh 	 * memory.  We are going to allocate our bootstrap pages downwards
    550   1.1  bsh 	 * from there.
    551   1.1  bsh 	 *
    552   1.1  bsh 	 * We need to allocate some fixed page tables to get the kernel
    553   1.1  bsh 	 * going.  We allocate one page directory and a number of page
    554   1.1  bsh 	 * tables and store the physical addresses in the kernel_pt_table
    555   1.1  bsh 	 * array.
    556   1.1  bsh 	 *
    557   1.1  bsh 	 * The kernel page directory must be on a 16K boundary.  The page
    558  1.10  abs 	 * tables must be on 4K boundaries.  What we do is allocate the
    559   1.1  bsh 	 * page directory on the first 16K boundary that we encounter, and
    560   1.1  bsh 	 * the page tables on 4K boundaries otherwise.  Since we allocate
    561   1.1  bsh 	 * at least 3 L2 page tables, we are guaranteed to encounter at
    562   1.1  bsh 	 * least one 16K aligned region.
    563   1.1  bsh 	 */
    564   1.1  bsh 
    565   1.1  bsh #ifdef VERBOSE_INIT_ARM
    566   1.1  bsh 	printf("Allocating page tables\n");
    567   1.1  bsh #endif
    568   1.1  bsh 
    569   1.1  bsh 	free_pages = (physical_freeend - physical_freestart) / PAGE_SIZE;
    570   1.1  bsh 
    571   1.1  bsh #ifdef VERBOSE_INIT_ARM
    572   1.1  bsh 	printf("freestart = 0x%08lx, free_pages = %d (0x%08x)\n",
    573   1.1  bsh 	    physical_freestart, free_pages, free_pages);
    574   1.1  bsh #endif
    575   1.1  bsh 
    576   1.1  bsh 	/* Define a macro to simplify memory allocation */
    577   1.1  bsh #define	valloc_pages(var, np)				\
    578   1.1  bsh 	alloc_pages((var).pv_pa, (np));			\
    579   1.1  bsh 	(var).pv_va = KERNEL_BASE + (var).pv_pa - physical_start;
    580   1.1  bsh 
    581   1.1  bsh #define alloc_pages(var, np)				\
    582   1.1  bsh 	physical_freeend -= ((np) * PAGE_SIZE);		\
    583   1.1  bsh 	if (physical_freeend < physical_freestart)	\
    584   1.1  bsh 		panic("initarm: out of memory");	\
    585   1.1  bsh 	(var) = physical_freeend;			\
    586   1.1  bsh 	free_pages -= (np);				\
    587   1.1  bsh 	memset((char *)(var), 0, ((np) * PAGE_SIZE));
    588   1.1  bsh 
    589   1.1  bsh 	loop1 = 0;
    590   1.1  bsh 	kernel_l1pt.pv_pa = 0;
    591   1.1  bsh 	for (loop = 0; loop <= NUM_KERNEL_PTS; ++loop) {
    592   1.1  bsh 		/* Are we 16KB aligned for an L1 ? */
    593   1.1  bsh 		if (((physical_freeend - L1_TABLE_SIZE) & (L1_TABLE_SIZE - 1)) == 0
    594   1.1  bsh 		    && kernel_l1pt.pv_pa == 0) {
    595   1.1  bsh 			valloc_pages(kernel_l1pt, L1_TABLE_SIZE / PAGE_SIZE);
    596   1.1  bsh 		} else {
    597   1.1  bsh 			valloc_pages(kernel_pt_table[loop1],
    598   1.1  bsh 			    L2_TABLE_SIZE / PAGE_SIZE);
    599   1.1  bsh 			++loop1;
    600   1.1  bsh 		}
    601   1.1  bsh 	}
    602   1.1  bsh 
    603   1.1  bsh 	/* This should never be able to happen but better confirm that. */
    604   1.1  bsh 	if (!kernel_l1pt.pv_pa || (kernel_l1pt.pv_pa & (L1_TABLE_SIZE - 1)) != 0)
    605   1.1  bsh 		panic("initarm: Failed to align the kernel page directory\n");
    606   1.1  bsh 
    607   1.1  bsh 	/*
    608   1.1  bsh 	 * Allocate a page for the system page mapped to V0x00000000
    609   1.1  bsh 	 * This page will just contain the system vectors and can be
    610   1.1  bsh 	 * shared by all processes.
    611   1.1  bsh 	 */
    612   1.1  bsh 	alloc_pages(systempage.pv_pa, 1);
    613   1.1  bsh 
    614   1.1  bsh 	/* Allocate stacks for all modes */
    615   1.1  bsh 	valloc_pages(irqstack, IRQ_STACK_SIZE);
    616   1.1  bsh 	valloc_pages(abtstack, ABT_STACK_SIZE);
    617   1.1  bsh 	valloc_pages(undstack, UND_STACK_SIZE);
    618   1.1  bsh 	valloc_pages(kernelstack, UPAGES);
    619   1.1  bsh 
    620   1.1  bsh #ifdef VERBOSE_INIT_ARM
    621   1.1  bsh 	printf("IRQ stack: p0x%08lx v0x%08lx\n", irqstack.pv_pa,
    622   1.1  bsh 	    irqstack.pv_va);
    623   1.1  bsh 	printf("ABT stack: p0x%08lx v0x%08lx\n", abtstack.pv_pa,
    624   1.1  bsh 	    abtstack.pv_va);
    625   1.1  bsh 	printf("UND stack: p0x%08lx v0x%08lx\n", undstack.pv_pa,
    626   1.1  bsh 	    undstack.pv_va);
    627   1.1  bsh 	printf("SVC stack: p0x%08lx v0x%08lx\n", kernelstack.pv_pa,
    628   1.1  bsh 	    kernelstack.pv_va);
    629   1.1  bsh #endif
    630   1.1  bsh 
    631   1.1  bsh 	alloc_pages(msgbufphys, round_page(MSGBUFSIZE) / PAGE_SIZE);
    632   1.1  bsh 
    633   1.1  bsh 	LEDSTEP();
    634   1.1  bsh 
    635   1.1  bsh 	/*
    636   1.1  bsh 	 * Ok we have allocated physical pages for the primary kernel
    637   1.1  bsh 	 * page tables
    638   1.1  bsh 	 */
    639   1.1  bsh 
    640   1.1  bsh #ifdef VERBOSE_INIT_ARM
    641   1.1  bsh 	printf("Creating L1 page table at 0x%08lx\n", kernel_l1pt.pv_pa);
    642   1.1  bsh #endif
    643   1.1  bsh 
    644   1.1  bsh 	/*
    645   1.1  bsh 	 * Now we start construction of the L1 page table
    646   1.1  bsh 	 * We start by mapping the L2 page tables into the L1.
    647   1.1  bsh 	 * This means that we can replace L1 mappings later on if necessary
    648   1.1  bsh 	 */
    649   1.1  bsh 	l1pagetable = kernel_l1pt.pv_pa;
    650   1.1  bsh 
    651   1.1  bsh 	/* Map the L2 pages tables in the L1 page table */
    652   1.1  bsh 	pmap_link_l2pt(l1pagetable, 0x00000000,
    653   1.1  bsh 	    &kernel_pt_table[KERNEL_PT_SYS]);
    654   1.1  bsh 	for (loop = 0; loop < KERNEL_PT_KERNEL_NUM; loop++)
    655   1.1  bsh 		pmap_link_l2pt(l1pagetable, KERNEL_BASE + loop * 0x00400000,
    656   1.1  bsh 		    &kernel_pt_table[KERNEL_PT_KERNEL + loop]);
    657   1.1  bsh 	for (loop = 0; loop < KERNEL_PT_VMDATA_NUM; loop++)
    658   1.1  bsh 		pmap_link_l2pt(l1pagetable, KERNEL_VM_BASE + loop * 0x00400000,
    659   1.1  bsh 		    &kernel_pt_table[KERNEL_PT_VMDATA + loop]);
    660   1.1  bsh 
    661   1.1  bsh 	/* update the top of the kernel VM */
    662   1.1  bsh 	pmap_curmaxkvaddr =
    663   1.1  bsh 	    KERNEL_VM_BASE + (KERNEL_PT_VMDATA_NUM * 0x00400000);
    664   1.1  bsh 
    665   1.1  bsh #ifdef VERBOSE_INIT_ARM
    666   1.1  bsh 	printf("Mapping kernel\n");
    667   1.1  bsh #endif
    668   1.1  bsh 
    669   1.1  bsh 	/* Now we fill in the L2 pagetable for the kernel static code/data */
    670   1.1  bsh 	{
    671   1.1  bsh 		size_t textsize = (uintptr_t)&etext - KERNEL_TEXT_BASE;
    672   1.1  bsh 		size_t totalsize = (uintptr_t)&end - KERNEL_TEXT_BASE;
    673   1.1  bsh 		u_int logical;
    674   1.1  bsh 
    675   1.1  bsh 		textsize = (textsize + PGOFSET) & ~PGOFSET;
    676   1.1  bsh 		totalsize = (totalsize + PGOFSET) & ~PGOFSET;
    677   1.1  bsh 
    678   1.1  bsh 		logical = 0x00200000;	/* offset of kernel in RAM */
    679   1.1  bsh 
    680   1.1  bsh 		logical += pmap_map_chunk(l1pagetable, KERNEL_BASE + logical,
    681   1.1  bsh 		    physical_start + logical, textsize,
    682   1.1  bsh 		    VM_PROT_READ | VM_PROT_WRITE, PTE_CACHE);
    683   1.1  bsh 		logical += pmap_map_chunk(l1pagetable, KERNEL_BASE + logical,
    684   1.1  bsh 		    physical_start + logical, totalsize - textsize,
    685   1.1  bsh 		    VM_PROT_READ | VM_PROT_WRITE, PTE_CACHE);
    686   1.1  bsh 	}
    687   1.1  bsh 
    688   1.1  bsh #ifdef VERBOSE_INIT_ARM
    689   1.1  bsh 	printf("Constructing L2 page tables\n");
    690   1.1  bsh #endif
    691   1.1  bsh 
    692   1.1  bsh 	/* Map the stack pages */
    693   1.1  bsh 	pmap_map_chunk(l1pagetable, irqstack.pv_va, irqstack.pv_pa,
    694   1.1  bsh 	    IRQ_STACK_SIZE * PAGE_SIZE, VM_PROT_READ | VM_PROT_WRITE,
    695   1.1  bsh 	    PTE_CACHE);
    696   1.1  bsh 	pmap_map_chunk(l1pagetable, abtstack.pv_va, abtstack.pv_pa,
    697   1.1  bsh 	    ABT_STACK_SIZE * PAGE_SIZE, VM_PROT_READ | VM_PROT_WRITE,
    698   1.1  bsh 	    PTE_CACHE);
    699   1.1  bsh 	pmap_map_chunk(l1pagetable, undstack.pv_va, undstack.pv_pa,
    700   1.1  bsh 	    UND_STACK_SIZE * PAGE_SIZE, VM_PROT_READ | VM_PROT_WRITE,
    701   1.1  bsh 	    PTE_CACHE);
    702   1.1  bsh 	pmap_map_chunk(l1pagetable, kernelstack.pv_va, kernelstack.pv_pa,
    703   1.1  bsh 	    UPAGES * PAGE_SIZE, VM_PROT_READ | VM_PROT_WRITE, PTE_CACHE);
    704   1.1  bsh 
    705   1.1  bsh 	pmap_map_chunk(l1pagetable, kernel_l1pt.pv_va, kernel_l1pt.pv_pa,
    706   1.1  bsh 	    L1_TABLE_SIZE, VM_PROT_READ | VM_PROT_WRITE, PTE_PAGETABLE);
    707   1.1  bsh 
    708   1.1  bsh 	for (loop = 0; loop < NUM_KERNEL_PTS; ++loop) {
    709   1.1  bsh 		pmap_map_chunk(l1pagetable, kernel_pt_table[loop].pv_va,
    710   1.1  bsh 		    kernel_pt_table[loop].pv_pa, L2_TABLE_SIZE,
    711   1.1  bsh 		    VM_PROT_READ|VM_PROT_WRITE, PTE_PAGETABLE);
    712   1.1  bsh 	}
    713   1.1  bsh 
    714   1.1  bsh 	/* Map the vector page. */
    715   1.1  bsh #if 1
    716   1.1  bsh 	/* MULTI-ICE requires that page 0 is NC/NB so that it can download the
    717   1.1  bsh 	 * cache-clean code there.  */
    718   1.1  bsh 	pmap_map_entry(l1pagetable, vector_page, systempage.pv_pa,
    719   1.1  bsh 	    VM_PROT_READ | VM_PROT_WRITE, PTE_NOCACHE);
    720   1.1  bsh #else
    721   1.1  bsh 	pmap_map_entry(l1pagetable, vector_page, systempage.pv_pa,
    722   1.1  bsh 	    VM_PROT_READ | VM_PROT_WRITE, PTE_CACHE);
    723   1.1  bsh #endif
    724   1.1  bsh 
    725   1.1  bsh #ifdef MEMORY_DISK_DYNAMIC
    726   1.1  bsh 	/* map MD root image */
    727   1.1  bsh 	bootstrap_bs_map(&bootstrap_bs_tag, md_root_start, MD_ROOT_SIZE,
    728   1.1  bsh 			 BUS_SPACE_MAP_CACHEABLE | BUS_SPACE_MAP_LINEAR,
    729   1.1  bsh 			 (bus_space_handle_t *)&md_root_start);
    730   1.1  bsh 
    731   1.1  bsh 	md_root_setconf((void *)md_root_start, MD_ROOT_SIZE);
    732   1.1  bsh #endif /* MEMORY_DISK_DYNAMIC */
    733   1.1  bsh 	/*
    734   1.1  bsh 	 * map integrated peripherals at same address in l1pagetable
    735   1.1  bsh 	 * so that we can continue to use console.
    736   1.1  bsh 	 */
    737   1.1  bsh 	copy_io_area_map((pd_entry_t *)l1pagetable);
    738   1.1  bsh 
    739   1.1  bsh 	/*
    740   1.1  bsh 	 * Now we have the real page tables in place so we can switch to them.
    741   1.1  bsh 	 * Once this is done we will be running with the REAL kernel page
    742   1.1  bsh 	 * tables.
    743   1.1  bsh 	 */
    744   1.1  bsh 
    745   1.1  bsh 	/*
    746   1.1  bsh 	 * Update the physical_freestart/physical_freeend/free_pages
    747   1.1  bsh 	 * variables.
    748   1.1  bsh 	 */
    749   1.1  bsh 	{
    750   1.1  bsh 		physical_freestart = physical_start +
    751   1.1  bsh 		    (((((uintptr_t)&end) + PGOFSET) & ~PGOFSET) - KERNEL_BASE);
    752   1.1  bsh 		physical_freeend = physical_end;
    753   1.1  bsh 		free_pages =
    754   1.1  bsh 		    (physical_freeend - physical_freestart) / PAGE_SIZE;
    755   1.1  bsh 	}
    756   1.1  bsh 
    757   1.1  bsh 	/* Switch tables */
    758   1.1  bsh #ifdef VERBOSE_INIT_ARM
    759   1.1  bsh 	printf("freestart = 0x%08lx, free_pages = %d (0x%x)\n",
    760   1.1  bsh 	    physical_freestart, free_pages, free_pages);
    761   1.1  bsh 	printf("switching to new L1 page table  @%#lx...", kernel_l1pt.pv_pa);
    762   1.1  bsh #endif
    763   1.1  bsh 	LEDSTEP();
    764   1.1  bsh 	cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
    765   1.1  bsh 	setttb(kernel_l1pt.pv_pa);
    766   1.1  bsh 	cpu_tlb_flushID();
    767   1.1  bsh 	cpu_domains(DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2));
    768   1.1  bsh 
    769   1.1  bsh 	/*
    770   1.1  bsh 	 * Moved from cpu_startup() as data_abort_handler() references
    771   1.1  bsh 	 * this during uvm init
    772   1.1  bsh 	 */
    773   1.1  bsh 	proc0paddr = (struct user *)kernelstack.pv_va;
    774   1.1  bsh 	lwp0.l_addr = proc0paddr;
    775   1.1  bsh 
    776   1.1  bsh #ifdef VERBOSE_INIT_ARM
    777   1.1  bsh 	printf("done!\n");
    778   1.1  bsh #endif
    779   1.1  bsh 
    780   1.1  bsh 	LEDSTEP();
    781   1.1  bsh #ifdef VERBOSE_INIT_ARM
    782   1.1  bsh 	printf("bootstrap done.\n");
    783   1.1  bsh #endif
    784   1.1  bsh 
    785   1.1  bsh 	arm32_vector_init(ARM_VECTORS_LOW, ARM_VEC_ALL);
    786   1.1  bsh 
    787   1.1  bsh 	/*
    788   1.1  bsh 	 * Pages were allocated during the secondary bootstrap for the
    789   1.1  bsh 	 * stacks for different CPU modes.
    790   1.1  bsh 	 * We must now set the r13 registers in the different CPU modes to
    791   1.1  bsh 	 * point to these stacks.
    792   1.1  bsh 	 * Since the ARM stacks use STMFD etc. we must set r13 to the top end
    793   1.1  bsh 	 * of the stack memory.
    794   1.1  bsh 	 */
    795   1.3  bsh #ifdef VERBOSE_INIT_ARM
    796   1.1  bsh 	printf("init subsystems: stacks ");
    797   1.3  bsh #endif
    798   1.1  bsh 
    799   1.1  bsh 	set_stackptr(PSR_IRQ32_MODE,
    800   1.1  bsh 	    irqstack.pv_va + IRQ_STACK_SIZE * PAGE_SIZE);
    801   1.1  bsh 	set_stackptr(PSR_ABT32_MODE,
    802   1.1  bsh 	    abtstack.pv_va + ABT_STACK_SIZE * PAGE_SIZE);
    803   1.1  bsh 	set_stackptr(PSR_UND32_MODE,
    804   1.1  bsh 	    undstack.pv_va + UND_STACK_SIZE * PAGE_SIZE);
    805   1.1  bsh 
    806   1.1  bsh 	LEDSTEP();
    807   1.1  bsh 
    808   1.1  bsh 	/*
    809   1.1  bsh 	 * Well we should set a data abort handler.
    810   1.1  bsh 	 * Once things get going this will change as we will need a proper
    811   1.1  bsh 	 * handler.
    812   1.1  bsh 	 * Until then we will use a handler that just panics but tells us
    813   1.1  bsh 	 * why.
    814   1.1  bsh 	 * Initialisation of the vectors will just panic on a data abort.
    815   1.9  abs 	 * This just fills in a slightly better one.
    816   1.1  bsh 	 */
    817   1.1  bsh #ifdef VERBOSE_INIT_ARM
    818   1.1  bsh 	printf("vectors ");
    819   1.1  bsh #endif
    820   1.1  bsh 	data_abort_handler_address = (u_int)data_abort_handler;
    821   1.1  bsh 	prefetch_abort_handler_address = (u_int)prefetch_abort_handler;
    822   1.1  bsh 	undefined_handler_address = (u_int)undefinedinstruction_bounce;
    823   1.1  bsh 
    824   1.1  bsh 	/* Initialise the undefined instruction handlers */
    825   1.3  bsh #ifdef VERBOSE_INIT_ARM
    826   1.1  bsh 	printf("undefined ");
    827   1.3  bsh #endif
    828   1.1  bsh 	undefined_init();
    829   1.1  bsh 
    830   1.1  bsh 	LEDSTEP();
    831   1.1  bsh 
    832   1.1  bsh 	/* Load memory into UVM. */
    833   1.1  bsh #ifdef VERBOSE_INIT_ARM
    834   1.1  bsh 	printf("page ");
    835   1.1  bsh #endif
    836   1.1  bsh 	uvm_setpagesize();	/* initialize PAGE_SIZE-dependent variables */
    837   1.1  bsh 	uvm_page_physload(atop(physical_freestart), atop(physical_freeend),
    838   1.1  bsh 	    atop(physical_freestart), atop(physical_freeend),
    839   1.1  bsh 	    VM_FREELIST_DEFAULT);
    840   1.1  bsh 
    841   1.1  bsh 	LEDSTEP();
    842   1.1  bsh 	/* Boot strap pmap telling it where the kernel page table is */
    843   1.1  bsh #ifdef VERBOSE_INIT_ARM
    844   1.1  bsh 	printf("pmap ");
    845   1.1  bsh #endif
    846   1.1  bsh 	pmap_bootstrap((pd_entry_t *)kernel_l1pt.pv_va, KERNEL_VM_BASE,
    847   1.1  bsh 	    KERNEL_VM_BASE + KERNEL_VM_SIZE);
    848   1.1  bsh 
    849   1.1  bsh 	LEDSTEP();
    850   1.1  bsh 
    851   1.1  bsh 	/* Setup the IRQ system */
    852   1.1  bsh #ifdef VERBOSE_INIT_ARM
    853   1.1  bsh 	printf("irq ");
    854   1.1  bsh #endif
    855   1.1  bsh 	/* XXX irq_init(); */
    856   1.1  bsh 
    857   1.3  bsh #ifdef VERBOSE_INIT_ARM
    858   1.1  bsh 	printf("done.\n");
    859   1.3  bsh #endif
    860   1.1  bsh 
    861   1.1  bsh #ifdef BOOTHOWTO
    862   1.1  bsh 	boothowto |= BOOTHOWTO;
    863   1.1  bsh #endif
    864   1.1  bsh 	{
    865   1.1  bsh 		uint8_t  gpio = ~gpio_read8(GPIO_PFDAT);
    866   1.1  bsh 
    867   1.1  bsh 		if (gpio & (1<<0)) /* SW1 (EINT0) */
    868   1.1  bsh 			boothowto ^= RB_SINGLE;
    869   1.1  bsh 		if (gpio & (1<<2)) /* SW2 (EINT2) */
    870   1.1  bsh 			boothowto ^= RB_KDB;
    871   1.1  bsh #ifdef VERBOSE_INIT_ARM
    872   1.1  bsh 		printf( "sw: %x boothowto: %x\n", gpio, boothowto );
    873   1.1  bsh #endif
    874   1.1  bsh 	}
    875   1.1  bsh 
    876   1.1  bsh #ifdef IPKDB
    877   1.1  bsh 	/* Initialise ipkdb */
    878   1.1  bsh 	ipkdb_init();
    879   1.1  bsh 	if (boothowto & RB_KDB)
    880   1.1  bsh 		ipkdb_connect(0);
    881   1.1  bsh #endif
    882   1.1  bsh 
    883   1.1  bsh #ifdef KGDB
    884   1.1  bsh 	if (boothowto & RB_KDB) {
    885   1.1  bsh 		kgdb_debug_init = 1;
    886   1.1  bsh 		kgdb_connect(1);
    887   1.1  bsh 	}
    888   1.1  bsh #endif
    889   1.1  bsh 
    890   1.1  bsh #if NKSYMS || defined(DDB) || defined(LKM)
    891   1.1  bsh 	/* Firmware doesn't load symbols. */
    892   1.1  bsh 	ksyms_init(0, NULL, NULL);
    893   1.1  bsh #endif
    894   1.1  bsh 
    895   1.1  bsh #ifdef DDB
    896   1.1  bsh 	db_machine_init();
    897   1.1  bsh 	if (boothowto & RB_KDB)
    898   1.1  bsh 		Debugger();
    899   1.1  bsh #endif
    900   1.1  bsh 
    901   1.1  bsh 	/* We return the new stack pointer address */
    902   1.1  bsh 	return (kernelstack.pv_va + USPACE_SVC_STACK_TOP);
    903   1.1  bsh }
    904   1.1  bsh 
    905   1.1  bsh void
    906   1.1  bsh consinit(void)
    907   1.1  bsh {
    908   1.1  bsh 	static int consinit_done = 0;
    909   1.1  bsh 	bus_space_tag_t iot = s3c2xx0_softc->sc_iot;
    910   1.1  bsh 	int pclk = s3c2xx0_softc->sc_pclk;
    911   1.1  bsh 
    912   1.1  bsh 	if (consinit_done != 0)
    913   1.1  bsh 		return;
    914   1.1  bsh 
    915   1.1  bsh 	consinit_done = 1;
    916   1.1  bsh 
    917   1.1  bsh #if NSSCOM > 0
    918   1.1  bsh #ifdef SSCOM0CONSOLE
    919   1.1  bsh 	if (0 == s3c2410_sscom_cnattach(iot, 0, comcnspeed,
    920   1.1  bsh 		pclk, comcnmode))
    921   1.1  bsh 		return;
    922   1.1  bsh #endif
    923   1.1  bsh #ifdef SSCOM1CONSOLE
    924   1.1  bsh 	if (0 == s3c2410_sscom_cnattach(iot, 1, comcnspeed,
    925   1.1  bsh 		pclk, comcnmode))
    926   1.1  bsh 		return;
    927   1.1  bsh #endif
    928   1.1  bsh #endif				/* NSSCOM */
    929   1.1  bsh #if NCOM>0 && defined(CONCOMADDR)
    930   1.1  bsh 	if (comcnattach(&isa_io_bs_tag, CONCOMADDR, comcnspeed,
    931   1.1  bsh 		COM_FREQ, COM_TYPE_NORMAL, comcnmode))
    932   1.1  bsh 		panic("can't init serial console @%x", CONCOMADDR);
    933   1.1  bsh 	return;
    934   1.1  bsh #endif
    935   1.1  bsh 
    936   1.1  bsh 	consinit_done = 0;
    937   1.1  bsh }
    938   1.1  bsh 
    939   1.1  bsh 
    940   1.1  bsh #ifdef KGDB
    941   1.1  bsh 
    942   1.1  bsh #if (NSSCOM > 0)
    943   1.1  bsh 
    944   1.1  bsh #ifdef KGDB_DEVNAME
    945   1.1  bsh const char kgdb_devname[] = KGDB_DEVNAME;
    946   1.1  bsh #else
    947   1.1  bsh const char kgdb_devname[] = "";
    948   1.1  bsh #endif
    949   1.1  bsh 
    950   1.1  bsh #ifndef KGDB_DEVMODE
    951   1.1  bsh #define KGDB_DEVMODE ((TTYDEF_CFLAG & ~(CSIZE|CSTOPB|PARENB))|CS8) /* 8N1 */
    952   1.1  bsh #endif
    953   1.1  bsh int kgdb_sscom_mode = KGDB_DEVMODE;
    954   1.1  bsh 
    955   1.1  bsh #endif				/* NSSCOM */
    956   1.1  bsh 
    957   1.1  bsh void
    958   1.1  bsh kgdb_port_init(void)
    959   1.1  bsh {
    960   1.1  bsh #if (NSSCOM > 0)
    961   1.1  bsh 	int unit = -1;
    962   1.1  bsh 	int pclk = s3c2xx0_softc->sc_pclk;
    963   1.1  bsh 
    964   1.1  bsh 	if (strcmp(kgdb_devname, "sscom0") == 0)
    965   1.1  bsh 		unit = 0;
    966   1.1  bsh 	else if (strcmp(kgdb_devname, "sscom1") == 0)
    967   1.1  bsh 		unit = 1;
    968   1.1  bsh 
    969   1.1  bsh 	if (unit >= 0) {
    970   1.8  bsh 		s3c2410_sscom_kgdb_attach(s3c2xx0_softc->sc_iot,
    971   1.1  bsh 		    unit, kgdb_rate, pclk, kgdb_sscom_mode);
    972   1.1  bsh 	}
    973   1.1  bsh #endif
    974   1.1  bsh }
    975   1.1  bsh #endif
    976   1.1  bsh 
    977   1.1  bsh static __inline
    978   1.1  bsh        pd_entry_t *
    979   1.1  bsh read_ttb(void)
    980   1.1  bsh {
    981   1.1  bsh 	long ttb;
    982   1.1  bsh 
    983   1.1  bsh 	__asm __volatile("mrc	p15, 0, %0, c2, c0, 0" : "=r"(ttb));
    984   1.1  bsh 
    985   1.1  bsh 
    986   1.1  bsh 	return (pd_entry_t *)(ttb & ~((1 << 14) - 1));
    987   1.1  bsh }
    988   1.1  bsh 
    989   1.1  bsh 
    990   1.1  bsh static __inline void
    991   1.1  bsh writeback_dcache_line(vaddr_t va)
    992   1.1  bsh {
    993   1.1  bsh 	/* writeback Dcache line */
    994   1.1  bsh 	/* we can't use cpu_dcache_wb_range() here, because cpufuncs for ARM9
    995   1.1  bsh 	 * assume write-through cache, and always flush Dcache instead of
    996   1.1  bsh 	 * cleaning it. Since Boot loader maps page table with write-back
    997   1.1  bsh 	 * cached, we really need to clean Dcache. */
    998   1.1  bsh 	asm("mcr	p15, 0, %0, c7, c10, 1"
    999   1.1  bsh 	    : :	"r"(va));
   1000   1.1  bsh }
   1001   1.1  bsh 
   1002   1.1  bsh static __inline void
   1003   1.1  bsh clean_dcache_line(vaddr_t va)
   1004   1.1  bsh {
   1005   1.1  bsh 	/* writeback and invalidate Dcache line */
   1006   1.1  bsh 	asm("mcr	p15, 0, %0, c7, c14, 1"
   1007   1.1  bsh 	    : : "r"(va));
   1008   1.1  bsh }
   1009   1.1  bsh 
   1010   1.1  bsh static vaddr_t section_free = SMDK2410_VBASE_FREE;
   1011   1.1  bsh 
   1012   1.1  bsh /*
   1013   1.1  bsh  * simple memory mapping function used in early bootstrap stage
   1014   1.1  bsh  * before pmap is initialized.
   1015   1.1  bsh  * This assumes only peripheral registers to map. they are mapped to
   1016   1.1  bsh  * fixed address with section mapping.
   1017   1.1  bsh  */
   1018   1.1  bsh static int
   1019   1.1  bsh bootstrap_bs_map(void *t, bus_addr_t bpa, bus_size_t size,
   1020   1.1  bsh     int flag, bus_space_handle_t * bshp)
   1021   1.1  bsh {
   1022   1.1  bsh 	long offset;
   1023   1.1  bsh 	int modified = 0;
   1024   1.1  bsh 	pd_entry_t *pagedir = read_ttb();
   1025   1.1  bsh 	/* This assumes PA==VA for page directory */
   1026   1.1  bsh 
   1027   1.1  bsh 	if (0) {
   1028   1.1  bsh 	} else {
   1029   1.1  bsh 		vaddr_t va;
   1030   1.1  bsh 		bus_addr_t pa;
   1031   1.1  bsh 		int cacheable = flag & BUS_SPACE_MAP_CACHEABLE;
   1032   1.1  bsh 
   1033   1.1  bsh 
   1034   1.1  bsh 		size = (size + L1_S_OFFSET) & ~L1_S_OFFSET;
   1035   1.1  bsh 		pa = bpa & ~L1_S_OFFSET;
   1036   1.1  bsh 		offset = bpa - pa;
   1037   1.1  bsh 
   1038   1.1  bsh 		va = section_free;
   1039   1.1  bsh 		while (size) {
   1040   1.1  bsh 			pmap_map_section((vaddr_t)pagedir, va,
   1041   1.1  bsh 			    pa, VM_PROT_READ | VM_PROT_WRITE,
   1042   1.1  bsh 			    cacheable ? PTE_CACHE : PTE_NOCACHE);
   1043   1.1  bsh 			writeback_dcache_line((vaddr_t)& pagedir[va >> L1_S_SHIFT]);
   1044   1.1  bsh 			va += L1_S_SIZE;
   1045   1.1  bsh 			pa += L1_S_SIZE;
   1046   1.1  bsh 			size -= L1_S_SIZE;
   1047   1.1  bsh 		}
   1048   1.1  bsh 
   1049   1.1  bsh 		*bshp = (bus_space_handle_t)(section_free + offset);
   1050   1.1  bsh 		section_free = va;
   1051   1.1  bsh 	}
   1052   1.1  bsh 
   1053   1.1  bsh 
   1054   1.1  bsh 	if (modified) {
   1055   1.1  bsh 
   1056   1.1  bsh 		cpu_drain_writebuf();
   1057   1.1  bsh 		cpu_tlb_flushD();
   1058   1.1  bsh 	}
   1059   1.1  bsh 	return (0);
   1060   1.1  bsh }
   1061   1.1  bsh 
   1062   1.1  bsh static void
   1063   1.1  bsh copy_io_area_map(pd_entry_t * new_pd)
   1064   1.1  bsh {
   1065   1.1  bsh 	pd_entry_t *cur_pd = read_ttb();
   1066   1.1  bsh 	int sec;
   1067   1.1  bsh 
   1068   1.1  bsh 	for (sec = SMDK2410_VBASE_FREE >> L1_S_SHIFT;
   1069   1.1  bsh 	    sec < (section_free >> L1_S_SHIFT); ++sec) {
   1070   1.1  bsh 		new_pd[sec] = cur_pd[sec];
   1071   1.1  bsh 		writeback_dcache_line((vaddr_t)&new_pd[sec]);
   1072   1.1  bsh 	}
   1073   1.1  bsh 	cpu_drain_writebuf();
   1074   1.1  bsh }
   1075   1.4  bsh 
   1076   1.4  bsh 
   1077   1.4  bsh static struct arm32_dma_range smdk2410_dma_ranges[1];
   1078   1.4  bsh 
   1079   1.4  bsh bus_dma_tag_t
   1080   1.4  bsh s3c2xx0_bus_dma_init(struct arm32_bus_dma_tag *dma_tag_template)
   1081   1.4  bsh {
   1082   1.4  bsh 	extern paddr_t physical_start, physical_end;
   1083   1.4  bsh 	struct arm32_bus_dma_tag *dmat;
   1084   1.4  bsh 
   1085   1.4  bsh 	smdk2410_dma_ranges[0].dr_sysbase = physical_start;
   1086   1.4  bsh 	smdk2410_dma_ranges[0].dr_busbase = physical_start;
   1087   1.4  bsh 	smdk2410_dma_ranges[0].dr_len = physical_end - physical_start;
   1088   1.4  bsh 
   1089   1.4  bsh #if 1
   1090   1.4  bsh 	dmat = dma_tag_template;
   1091   1.4  bsh #else
   1092   1.4  bsh 	dmat = malloc(sizeof *dmat, M_DEVBUF, M_NOWAIT);
   1093   1.4  bsh 	if (dmat == NULL)
   1094   1.4  bsh 		return NULL;
   1095   1.4  bsh 	*dmat =  *dma_tag_template;
   1096   1.4  bsh #endif
   1097   1.4  bsh 
   1098   1.4  bsh 	dmat->_ranges = smdk2410_dma_ranges;
   1099   1.4  bsh 	dmat->_nranges = 1;
   1100   1.4  bsh 
   1101   1.4  bsh 	return dmat;
   1102   1.4  bsh }
   1103