1 1.2 christos /* $NetBSD: smdk2800_ram_init.S,v 1.2 2005/12/11 12:17:09 christos Exp $ */ 2 1.1 bsh 3 1.1 bsh /* 4 1.1 bsh * Copyright (c) 2002, 2003 Fujitsu Component Limited 5 1.1 bsh * Copyright (c) 2002, 2003 Genetec Corporation 6 1.1 bsh * All rights reserved. 7 1.1 bsh * 8 1.1 bsh * Redistribution and use in source and binary forms, with or without 9 1.1 bsh * modification, are permitted provided that the following conditions 10 1.1 bsh * are met: 11 1.1 bsh * 1. Redistributions of source code must retain the above copyright 12 1.1 bsh * notice, this list of conditions and the following disclaimer. 13 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 bsh * notice, this list of conditions and the following disclaimer in the 15 1.1 bsh * documentation and/or other materials provided with the distribution. 16 1.1 bsh * 3. Neither the name of The Fujitsu Component Limited nor the name of 17 1.1 bsh * Genetec corporation may not be used to endorse or promote products 18 1.1 bsh * derived from this software without specific prior written permission. 19 1.1 bsh * 20 1.1 bsh * THIS SOFTWARE IS PROVIDED BY FUJITSU COMPONENT LIMITED AND GENETEC 21 1.1 bsh * CORPORATION ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, 22 1.1 bsh * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 23 1.1 bsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 24 1.1 bsh * DISCLAIMED. IN NO EVENT SHALL FUJITSU COMPONENT LIMITED OR GENETEC 25 1.1 bsh * CORPORATION BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 26 1.1 bsh * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 27 1.1 bsh * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF 28 1.1 bsh * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 29 1.1 bsh * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 30 1.1 bsh * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 31 1.1 bsh * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 32 1.1 bsh * SUCH DAMAGE. 33 1.1 bsh */ 34 1.1 bsh 35 1.1 bsh #include <machine/asm.h> 36 1.1 bsh #include <arm/armreg.h> 37 1.1 bsh #include <arm/s3c2xx0/s3c2800reg.h> 38 1.1 bsh 39 1.1 bsh ENTRY(smdk2800_ram_init) 40 1.1 bsh /* Initialize memory controller */ 41 1.1 bsh adr r0, Lmemctl_initial_data 42 1.1 bsh ldr r1, [r0], #4 43 1.1 bsh adr r2, Lmemctl_initial_data_end 44 1.1 bsh 1: 45 1.1 bsh ldr r3, [r0], #4 46 1.1 bsh str r3, [r1], #4 47 1.1 bsh cmp r0, r2 48 1.1 bsh blo 1b 49 1.1 bsh 50 1.1 bsh mov pc,lr 51 1.1 bsh 52 1.1 bsh #define REFRESH_INIT (REFRESH_REFEN | \ 53 1.1 bsh (0x0<<20) | \ 54 1.1 bsh (0x3<<16) | \ 55 1.1 bsh (0x0<<12) | \ 56 1.1 bsh (0x1e9)) 57 1.1 bsh #define DMTMCON_INIT ((0x2<<16) | \ 58 1.1 bsh (0x3<<10) | \ 59 1.1 bsh (0x1<<8) | \ 60 1.1 bsh (0x1<<6) | \ 61 1.1 bsh (0x1<<4) | \ 62 1.1 bsh (0x1<<2) | \ 63 1.1 bsh (0x1)) 64 1.1 bsh 65 1.1 bsh #define SMBCON_VAL(ws,st,tacs,tcoc,toch,tacc,tcah,sdw) \ 66 1.1 bsh ((ws) | (st) | \ 67 1.1 bsh ((tacs)<<SMBCON_TACS_SHIFT) | ((tcoc)<<SMBCON_TCOS_SHIFT) | \ 68 1.1 bsh ((toch)<<SMBCON_TOCH_SHIFT) | ((tacc)<<SMBCON_TACC_SHIFT) | \ 69 1.1 bsh ((tcah)<<SMBCON_TCAH_SHIFT) | (sdw)) 70 1.1 bsh 71 1.1 bsh Lmemctl_initial_data: 72 1.1 bsh .word S3C2800_MEMCTL_BASE + MEMCTL_SMBCON0 /* address */ 73 1.1 bsh .word SMBCON_VAL(0,0,0,0,0,0x0a,0,SMBCON_SDW_32BIT) /* SMBCON0 */ 74 1.1 bsh .word SMBCON_VAL(0,0,0,0,0,0x0a,0,SMBCON_SDW_16BIT) /* SMBCON1 */ 75 1.1 bsh .word SMBCON_VAL(0,0,0,0,0,0x0a,0,SMBCON_SDW_32BIT) /* SMBCON2 */ 76 1.1 bsh .word SMBCON_VAL(0,0,0,0,0,0x0a,0,SMBCON_SDW_32BIT) /* SMBCON3 */ 77 1.1 bsh .word REFRESH_INIT 78 1.1 bsh .word DMTMCON_INIT 79 1.1 bsh .word 0x3<<MRSR_CL_SHIFT /* MRSR */ 80 1.1 bsh Lmemctl_initial_data_end: 81