Home | History | Annotate | Line # | Download | only in bootimx23
pinctrl_prep.c revision 1.2
      1  1.2  jkunz /* $Id: pinctrl_prep.c,v 1.2 2012/12/16 19:08:44 jkunz Exp $ */
      2  1.1  jkunz 
      3  1.1  jkunz /*
      4  1.1  jkunz  * Copyright (c) 2012 The NetBSD Foundation, Inc.
      5  1.1  jkunz  * All rights reserved.
      6  1.1  jkunz  *
      7  1.1  jkunz  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  jkunz  * by Petri Laakso.
      9  1.1  jkunz  *
     10  1.1  jkunz  * Redistribution and use in source and binary forms, with or without
     11  1.1  jkunz  * modification, are permitted provided that the following conditions
     12  1.1  jkunz  * are met:
     13  1.1  jkunz  * 1. Redistributions of source code must retain the above copyright
     14  1.1  jkunz  *    notice, this list of conditions and the following disclaimer.
     15  1.1  jkunz  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  jkunz  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  jkunz  *    documentation and/or other materials provided with the distribution.
     18  1.1  jkunz  *
     19  1.1  jkunz  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1  jkunz  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1  jkunz  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1  jkunz  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1  jkunz  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1  jkunz  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1  jkunz  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1  jkunz  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1  jkunz  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1  jkunz  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1  jkunz  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1  jkunz  */
     31  1.1  jkunz 
     32  1.1  jkunz #include <sys/param.h>
     33  1.1  jkunz #include <sys/cdefs.h>
     34  1.1  jkunz #include <sys/types.h>
     35  1.1  jkunz 
     36  1.1  jkunz #include <arm/imx/imx23_pinctrlreg.h>
     37  1.1  jkunz 
     38  1.1  jkunz #include <lib/libsa/stand.h>
     39  1.1  jkunz 
     40  1.1  jkunz #include "common.h"
     41  1.1  jkunz 
     42  1.2  jkunz static void configure_emi_mux(void);
     43  1.2  jkunz static void configure_emi_drive(int);
     44  1.2  jkunz static void disable_emi_padkeepers(void);
     45  1.2  jkunz static void configure_ssp_mux();
     46  1.2  jkunz static void configure_ssp_drive(int);
     47  1.2  jkunz static void configure_ssp_pullups(void);
     48  1.1  jkunz 
     49  1.1  jkunz /* EMI pins output drive strengths */
     50  1.1  jkunz #define DRIVE_04_MA	0x0	/* 4 mA */
     51  1.1  jkunz #define DRIVE_08_MA	0x1	/* 8 mA */
     52  1.1  jkunz #define DRIVE_12_MA	0x2	/* 12 mA */
     53  1.1  jkunz #define DRIVE_16_MA	0x3	/* 16 mA */
     54  1.1  jkunz 
     55  1.1  jkunz /*
     56  1.1  jkunz  * Configure external EMI pins.
     57  1.1  jkunz  */
     58  1.1  jkunz int
     59  1.1  jkunz pinctrl_prep(void)
     60  1.1  jkunz {
     61  1.1  jkunz 
     62  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_CTRL_CLR,
     63  1.1  jkunz 	    (HW_PINCTRL_CTRL_SFTRST | HW_PINCTRL_CTRL_CLKGATE));
     64  1.1  jkunz 
     65  1.1  jkunz 	/* EMI. */
     66  1.1  jkunz 	configure_emi_mux();
     67  1.1  jkunz 	configure_emi_drive(DRIVE_12_MA);
     68  1.1  jkunz 	disable_emi_padkeepers();
     69  1.1  jkunz 
     70  1.1  jkunz 	/* SSP. */
     71  1.1  jkunz 	configure_ssp_mux();
     72  1.1  jkunz 	configure_ssp_drive(DRIVE_16_MA);
     73  1.1  jkunz 	configure_ssp_pullups();
     74  1.1  jkunz 
     75  1.1  jkunz 	return 0;
     76  1.1  jkunz }
     77  1.1  jkunz 
     78  1.1  jkunz /*
     79  1.1  jkunz  * Configure external EMI pins to be used for DRAM.
     80  1.1  jkunz  */
     81  1.2  jkunz static void
     82  1.1  jkunz configure_emi_mux(void)
     83  1.1  jkunz {
     84  1.1  jkunz 
     85  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_MUXSEL4_CLR, (
     86  1.1  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN15 |	/* Pin 108, EMI_A06 */
     87  1.1  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN14 |	/* Pin 107, EMI_A05 */
     88  1.1  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN13 |	/* Pin 109, EMI_A04 */
     89  1.1  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN12 |	/* Pin 110, EMI_A03 */
     90  1.1  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN11 |	/* Pin 111, EMI_A02 */
     91  1.1  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN10 |	/* Pin 112, EMI_A01 */
     92  1.2  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN09)	/* Pin 113, EMI_A00 */
     93  1.1  jkunz 	);
     94  1.1  jkunz 
     95  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_MUXSEL5_CLR, (
     96  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN31 |	/* Pin 114, EMI_WEN  */
     97  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN30 |	/* Pin  98, EMI_RASN */
     98  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN29 |	/* Pin 115, EMI_CKE  */
     99  1.1  jkunz #if 0
    100  1.1  jkunz 	/* 169-Pin BGA Package */
    101  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN26 |	/* Pin  99, EMI_CE1N */
    102  1.1  jkunz #endif
    103  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN25 |	/* Pin 100, EMI_CE0N */
    104  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN24 |	/* Pin  97, EMI_CASN */
    105  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN23 |	/* Pin 117, EMI_BA1  */
    106  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN22 |	/* Pin 116, EMI_BA0  */
    107  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN21 |	/* Pin 101, EMI_A12  */
    108  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN20 |	/* Pin 102, EMI_A11  */
    109  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN19 |	/* Pin 104, EMI_A10  */
    110  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN18 |	/* Pin 103, EMI_A09  */
    111  1.1  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN17 |	/* Pin 106, EMI_A08  */
    112  1.2  jkunz 	    HW_PINCTRL_MUXSEL5_BANK2_PIN16)	/* Pin 105, EMI_A07  */
    113  1.1  jkunz 	);
    114  1.1  jkunz 
    115  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_MUXSEL6_CLR, (
    116  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN15 |	/* Pin 95, EMI_D15 */
    117  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN14 |	/* Pin 96, EMI_D14 */
    118  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN13 |	/* Pin 94, EMI_D13 */
    119  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN12 |	/* Pin 93, EMI_D12 */
    120  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN11 |	/* Pin 91, EMI_D11 */
    121  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN10 |	/* Pin 89, EMI_D10 */
    122  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN09 |	/* Pin 87, EMI_D09 */
    123  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN08 |	/* Pin 86, EMI_D08 */
    124  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN07 |	/* Pin 85, EMI_D07 */
    125  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN06 |	/* Pin 84, EMI_D06 */
    126  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN05 |	/* Pin 83, EMI_D05 */
    127  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN04 |	/* Pin 82, EMI_D04 */
    128  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN03 |	/* Pin 79, EMI_D03 */
    129  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN02 |	/* Pin 77, EMI_D02 */
    130  1.1  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN01 |	/* Pin 76, EMI_D01 */
    131  1.2  jkunz 	    HW_PINCTRL_MUXSEL6_BANK3_PIN00)	/* Pin 75, EMI_D00 */
    132  1.1  jkunz 	);
    133  1.1  jkunz 
    134  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_MUXSEL7_CLR, (
    135  1.1  jkunz 	    HW_PINCTRL_MUXSEL7_BANK3_PIN21 |	/* Pin 72, EMI_CLKN */
    136  1.1  jkunz 	    HW_PINCTRL_MUXSEL7_BANK3_PIN20 |	/* Pin 70, EMI_CLK  */
    137  1.1  jkunz 	    HW_PINCTRL_MUXSEL7_BANK3_PIN19 |	/* Pin 74, EMI_DQS1 */
    138  1.1  jkunz 	    HW_PINCTRL_MUXSEL7_BANK3_PIN18 |	/* Pin 73, EMI_DQS0 */
    139  1.1  jkunz 	    HW_PINCTRL_MUXSEL7_BANK3_PIN17 |	/* Pin 92, EMI_DQM1 */
    140  1.2  jkunz 	    HW_PINCTRL_MUXSEL7_BANK3_PIN16)	/* Pin 81, EMI_DQM0 */
    141  1.1  jkunz 	);
    142  1.1  jkunz 
    143  1.1  jkunz 	return;
    144  1.1  jkunz }
    145  1.1  jkunz 
    146  1.1  jkunz /*
    147  1.1  jkunz  * Configure EMI pins voltages to 1.8/2.5V operation and drive strength
    148  1.1  jkunz  * to "ma".
    149  1.1  jkunz  */
    150  1.2  jkunz static void
    151  1.1  jkunz configure_emi_drive(int ma)
    152  1.1  jkunz {
    153  1.1  jkunz 	uint32_t drive;
    154  1.1  jkunz 
    155  1.1  jkunz 	/* DRIVE 9 */
    156  1.2  jkunz 	drive = REG_RD(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE9);
    157  1.1  jkunz 	drive &= ~(
    158  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN15_V |	/* Pin 108, EMI_A06 */
    159  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN15_MA |
    160  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN14_V |	/* Pin 107, EMI_A05 */
    161  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN14_MA |
    162  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN13_V |	/* Pin 109, EMI_A04 */
    163  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN13_MA |
    164  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN12_V |	/* Pin 110, EMI_A03 */
    165  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN12_MA |
    166  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN11_V |	/* Pin 111, EMI_A02 */
    167  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN11_MA |
    168  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN10_V |	/* Pin 112, EMI_A01 */
    169  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN10_MA |
    170  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN09_V |	/* Pin 113, EMI_A00 */
    171  1.1  jkunz 	    HW_PINCTRL_DRIVE9_BANK2_PIN09_MA |
    172  1.2  jkunz 	    HW_PINCTRL_DRIVE9_RSRVD6 |		/* Always write zeroes */
    173  1.1  jkunz 	    HW_PINCTRL_DRIVE9_RSRVD5 |
    174  1.1  jkunz 	    HW_PINCTRL_DRIVE9_RSRVD4 |
    175  1.1  jkunz 	    HW_PINCTRL_DRIVE9_RSRVD3 |
    176  1.1  jkunz 	    HW_PINCTRL_DRIVE9_RSRVD2 |
    177  1.1  jkunz 	    HW_PINCTRL_DRIVE9_RSRVD1 |
    178  1.1  jkunz 	    HW_PINCTRL_DRIVE9_RSRVD0
    179  1.1  jkunz 	);
    180  1.1  jkunz 	drive |= (
    181  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE9_BANK2_PIN15_MA) |	/* EMI_A06 */
    182  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE9_BANK2_PIN14_MA) |	/* EMI_A05 */
    183  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE9_BANK2_PIN13_MA) |	/* EMI_A04 */
    184  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE9_BANK2_PIN12_MA) |	/* EMI_A03 */
    185  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE9_BANK2_PIN11_MA) |	/* EMI_A02 */
    186  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE9_BANK2_PIN10_MA) |	/* EMI_A01 */
    187  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE9_BANK2_PIN09_MA)	/* EMI_A00 */
    188  1.1  jkunz 	);
    189  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE9, drive);
    190  1.1  jkunz 
    191  1.1  jkunz 	/* DRIVE 10 */
    192  1.2  jkunz 	drive = REG_RD(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE10);
    193  1.1  jkunz 	drive &= ~(
    194  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN23_V |	/* Pin 117, EMI_BA1 */
    195  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN23_MA |
    196  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN22_V |	/* Pin 116, EMI_BA0 */
    197  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN22_MA |
    198  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN21_V |	/* Pin 101, EMI_A12 */
    199  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN21_MA |
    200  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN20_V |	/* Pin 102, EMI_A11 */
    201  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN20_MA |
    202  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN19_V |	/* Pin 104, EMI_A10 */
    203  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN19_MA |
    204  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN18_V |	/* Pin 103, EMI_A09 */
    205  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN18_MA |
    206  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN17_V |	/* Pin 106, EMI_A08 */
    207  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN17_MA |
    208  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN16_V |	/* Pin 105, EMI_A07 */
    209  1.1  jkunz 	    HW_PINCTRL_DRIVE10_BANK2_PIN16_MA |
    210  1.2  jkunz 	    HW_PINCTRL_DRIVE10_RSRVD6 |		/* Always write zeroes */
    211  1.1  jkunz 	    HW_PINCTRL_DRIVE10_RSRVD5 |
    212  1.1  jkunz 	    HW_PINCTRL_DRIVE10_RSRVD4 |
    213  1.1  jkunz 	    HW_PINCTRL_DRIVE10_RSRVD3 |
    214  1.1  jkunz 	    HW_PINCTRL_DRIVE10_RSRVD2 |
    215  1.1  jkunz 	    HW_PINCTRL_DRIVE10_RSRVD1 |
    216  1.1  jkunz 	    HW_PINCTRL_DRIVE10_RSRVD0
    217  1.1  jkunz 	);
    218  1.1  jkunz 	drive |= (
    219  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE10_BANK2_PIN23_MA) |	/* EMI_BA1 */
    220  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE10_BANK2_PIN22_MA) |	/* EMI_BA0 */
    221  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE10_BANK2_PIN21_MA) |	/* EMI_A12 */
    222  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE10_BANK2_PIN20_MA) |	/* EMI_A11 */
    223  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE10_BANK2_PIN19_MA) |	/* EMI_A10 */
    224  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE10_BANK2_PIN18_MA) |	/* EMI_A09 */
    225  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE10_BANK2_PIN17_MA) |	/* EMI_A08 */
    226  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE10_BANK2_PIN16_MA)	/* EMI_A07 */
    227  1.1  jkunz 	);
    228  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE10, drive);
    229  1.1  jkunz 
    230  1.1  jkunz 	/* DRIVE 11 */
    231  1.2  jkunz 	drive = REG_RD(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE11);
    232  1.1  jkunz 	drive &= ~(
    233  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN31_V |	/* Pin 114, EMI_WEN */
    234  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN31_MA |
    235  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN30_V |	/* Pin 98, EMI_RASN */
    236  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN30_MA |
    237  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN29_V |	/* Pin 115, EMI_CKE */
    238  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN29_MA |
    239  1.1  jkunz #if 0
    240  1.1  jkunz 	/* 169-Pin BGA Package */
    241  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN26_V |	/* Pin 99, EMI_CE1N */
    242  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN26_MA |
    243  1.1  jkunz #endif
    244  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN25_V |	/* Pin 100, EMI_CE0N */
    245  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN25_MA |
    246  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN24_V |	/* Pin 97, EMI_CASN */
    247  1.1  jkunz 	    HW_PINCTRL_DRIVE11_BANK2_PIN24_MA |
    248  1.2  jkunz 	    HW_PINCTRL_DRIVE11_RSRVD6 |		/* Always write zeroes */
    249  1.1  jkunz 	    HW_PINCTRL_DRIVE11_RSRVD5 |
    250  1.1  jkunz 	    HW_PINCTRL_DRIVE11_RSRVD4 |
    251  1.1  jkunz 	    HW_PINCTRL_DRIVE11_RSRVD3 |
    252  1.1  jkunz 	    HW_PINCTRL_DRIVE11_RSRVD2 |
    253  1.1  jkunz 	    HW_PINCTRL_DRIVE11_RSRVD1 |
    254  1.1  jkunz 	    HW_PINCTRL_DRIVE11_RSRVD0
    255  1.1  jkunz 	);
    256  1.1  jkunz 	drive |= (
    257  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE11_BANK2_PIN31_MA) |	/* EMI_WEN  */
    258  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE11_BANK2_PIN30_MA) |	/* EMI_RASN */
    259  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE11_BANK2_PIN29_MA) |	/* EMI_CKE  */
    260  1.2  jkunz #if 0
    261  1.2  jkunz 	/* 169-Pin BGA Package */
    262  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE11_BANK2_PIN26_MA) |	/* EMI_CE1N */
    263  1.1  jkunz #endif
    264  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE11_BANK2_PIN25_MA) |	/* EMI_CE0N */
    265  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE11_BANK2_PIN24_MA)	/* EMI_CASN */
    266  1.1  jkunz 	);
    267  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE11, drive);
    268  1.1  jkunz 
    269  1.1  jkunz 	/* DRIVE 12 */
    270  1.2  jkunz 	drive = REG_RD(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE12);
    271  1.1  jkunz 	drive &= ~(
    272  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN07_V |	/* Pin 85, EMI_D07 */
    273  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN07_MA |
    274  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN06_V |	/* Pin 84, EMI_D06 */
    275  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN06_MA |
    276  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN05_V |	/* Pin 83, EMI_D05 */
    277  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN05_MA |
    278  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN04_V |	/* Pin 82, EMI_D04 */
    279  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN04_MA |
    280  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN03_V |	/* Pin 79, EMI_D03 */
    281  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN03_MA |
    282  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN02_V |	/* Pin 77, EMI_D02 */
    283  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN02_MA |
    284  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN01_V |	/* Pin 76, EMI_D01 */
    285  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN01_MA |
    286  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN00_V |	/* Pin 75, EMI_D00 */
    287  1.1  jkunz 	    HW_PINCTRL_DRIVE12_BANK3_PIN00_MA |
    288  1.2  jkunz 	    HW_PINCTRL_DRIVE12_RSRVD6 |		/* Always write zeroes */
    289  1.1  jkunz 	    HW_PINCTRL_DRIVE12_RSRVD5 |
    290  1.1  jkunz 	    HW_PINCTRL_DRIVE12_RSRVD4 |
    291  1.1  jkunz 	    HW_PINCTRL_DRIVE12_RSRVD3 |
    292  1.1  jkunz 	    HW_PINCTRL_DRIVE12_RSRVD2 |
    293  1.1  jkunz 	    HW_PINCTRL_DRIVE12_RSRVD1 |
    294  1.1  jkunz 	    HW_PINCTRL_DRIVE12_RSRVD0
    295  1.1  jkunz 	);
    296  1.1  jkunz 	drive |= (
    297  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE12_BANK3_PIN07_MA) |	/* EMI_D07 */
    298  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE12_BANK3_PIN06_MA) |	/* EMI_D06 */
    299  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE12_BANK3_PIN05_MA) |	/* EMI_D05 */
    300  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE12_BANK3_PIN04_MA) |	/* EMI_D04 */
    301  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE12_BANK3_PIN03_MA) |	/* EMI_D03 */
    302  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE12_BANK3_PIN02_MA) |	/* EMI_D02 */
    303  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE12_BANK3_PIN01_MA) |	/* EMI_D01 */
    304  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE12_BANK3_PIN00_MA)	/* EMI_D00 */
    305  1.1  jkunz 	);
    306  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE12, drive);
    307  1.1  jkunz 
    308  1.1  jkunz 	/* DRIVE 13 */
    309  1.2  jkunz 	drive = REG_RD(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE13);
    310  1.1  jkunz 	drive &= ~(
    311  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN15_V |	/* Pin 95, EMI_D15 */
    312  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN15_MA |
    313  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN14_V |	/* Pin 96, EMI_D14 */
    314  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN14_MA |
    315  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN13_V |	/* Pin 94, EMI_D13 */
    316  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN13_MA |
    317  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN12_V |	/* Pin 93, EMI_D12 */
    318  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN12_MA |
    319  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN11_V |	/* Pin 91, EMI_D11 */
    320  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN11_MA |
    321  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN10_V |	/* Pin 89, EMI_D10 */
    322  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN10_MA |
    323  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN09_V |	/* Pin 87, EMI_D09 */
    324  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN09_MA |
    325  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN08_V |	/* Pin 86, EMI_D08 */
    326  1.1  jkunz 	    HW_PINCTRL_DRIVE13_BANK3_PIN08_MA |
    327  1.2  jkunz 	    HW_PINCTRL_DRIVE13_RSRVD6 |		/* Always write zeroes */
    328  1.1  jkunz 	    HW_PINCTRL_DRIVE13_RSRVD5 |
    329  1.1  jkunz 	    HW_PINCTRL_DRIVE13_RSRVD4 |
    330  1.1  jkunz 	    HW_PINCTRL_DRIVE13_RSRVD3 |
    331  1.1  jkunz 	    HW_PINCTRL_DRIVE13_RSRVD2 |
    332  1.1  jkunz 	    HW_PINCTRL_DRIVE13_RSRVD1 |
    333  1.1  jkunz 	    HW_PINCTRL_DRIVE13_RSRVD0
    334  1.1  jkunz 	);
    335  1.1  jkunz 	drive |= (
    336  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE13_BANK3_PIN15_MA) |	/* EMI_D15 */
    337  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE13_BANK3_PIN14_MA) |	/* EMI_D14 */
    338  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE13_BANK3_PIN13_MA) |	/* EMI_D13 */
    339  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE13_BANK3_PIN12_MA) |	/* EMI_D12 */
    340  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE13_BANK3_PIN11_MA) |	/* EMI_D11 */
    341  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE13_BANK3_PIN10_MA) |	/* EMI_D10 */
    342  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE13_BANK3_PIN09_MA) |	/* EMI_D09 */
    343  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE13_BANK3_PIN08_MA)	/* EMI_D08 */
    344  1.1  jkunz 	);
    345  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE13, drive);
    346  1.1  jkunz 
    347  1.1  jkunz 	/* DRIVE 14 */
    348  1.2  jkunz 	drive = REG_RD(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE14);
    349  1.1  jkunz 	drive &= ~(
    350  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN21_V |	/* Pin 72, EMI_CLKN */
    351  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN21_MA |
    352  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN20_V |	/* Pin 70, EMI_CLK  */
    353  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN20_MA |
    354  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN19_V |	/* Pin 74, EMI_DQS1 */
    355  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN19_MA |
    356  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN18_V |	/* Pin 73, EMI_DQS0 */
    357  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN18_MA |
    358  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN17_V |	/* Pin 92, EMI_DQM1 */
    359  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN17_MA |
    360  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN16_V |	/* Pin 81, EMI_DQM0 */
    361  1.1  jkunz 	    HW_PINCTRL_DRIVE14_BANK3_PIN16_MA |
    362  1.2  jkunz 	    HW_PINCTRL_DRIVE14_RSRVD6 |		/* Always write zeroes */
    363  1.1  jkunz 	    HW_PINCTRL_DRIVE14_RSRVD5 |
    364  1.1  jkunz 	    HW_PINCTRL_DRIVE14_RSRVD4 |
    365  1.1  jkunz 	    HW_PINCTRL_DRIVE14_RSRVD3 |
    366  1.1  jkunz 	    HW_PINCTRL_DRIVE14_RSRVD2 |
    367  1.1  jkunz 	    HW_PINCTRL_DRIVE14_RSRVD1 |
    368  1.1  jkunz 	    HW_PINCTRL_DRIVE14_RSRVD0
    369  1.1  jkunz 	);
    370  1.1  jkunz 	drive |= (
    371  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE14_BANK3_PIN21_MA) |	/* EMI_CLKN */
    372  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE14_BANK3_PIN20_MA) |	/* EMI_CLK  */
    373  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE14_BANK3_PIN19_MA) |	/* EMI_DQS1 */
    374  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE14_BANK3_PIN18_MA) |	/* EMI_DQS0 */
    375  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE14_BANK3_PIN17_MA) |	/* EMI_DQM1 */
    376  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE14_BANK3_PIN16_MA)	/* EMI_DQM0 */
    377  1.1  jkunz 	);
    378  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE14, drive);
    379  1.1  jkunz 
    380  1.1  jkunz 	return;
    381  1.1  jkunz }
    382  1.1  jkunz 
    383  1.1  jkunz /*
    384  1.1  jkunz  * Disable internal gate keepers on EMI pins.
    385  1.1  jkunz  */
    386  1.2  jkunz static void
    387  1.1  jkunz disable_emi_padkeepers(void)
    388  1.1  jkunz {
    389  1.1  jkunz 
    390  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_PULL3_SET, (
    391  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN17 |	/* EMI_DQM1 */
    392  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN16 |	/* EMI_DQM0 */
    393  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN15 |	/* EMI_D15 */
    394  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN14 |	/* EMI_D14 */
    395  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN13 |	/* EMI_D13 */
    396  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN12 |	/* EMI_D12 */
    397  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN11 |	/* EMI_D11 */
    398  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN10 |	/* EMI_D10 */
    399  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN09 |	/* EMI_D09 */
    400  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN08 |	/* EMI_D08 */
    401  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN07 |	/* EMI_D07 */
    402  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN06 |	/* EMI_D06 */
    403  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN05 |	/* EMI_D05 */
    404  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN04 |	/* EMI_D04 */
    405  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN03 |	/* EMI_D03 */
    406  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN02 |	/* EMI_D02 */
    407  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN01 |	/* EMI_D01 */
    408  1.1  jkunz 	    HW_PINCTRL_PULL3_BANK3_PIN00)	/* EMI_D00 */
    409  1.1  jkunz 	);
    410  1.1  jkunz 
    411  1.1  jkunz 	return;
    412  1.1  jkunz }
    413  1.1  jkunz 
    414  1.1  jkunz /*
    415  1.1  jkunz  * Configure external SSP pins to be used for SD/MMC.
    416  1.1  jkunz  */
    417  1.2  jkunz static void
    418  1.1  jkunz configure_ssp_mux(void)
    419  1.1  jkunz {
    420  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_MUXSEL4_CLR, (
    421  1.2  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN00 |	/* Pin 121, SSP1_CMD */
    422  1.2  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN02 |	/* Pin 122, SSP1_DATA0 */
    423  1.2  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN03 |	/* Pin 123, SSP1_DATA1 */
    424  1.2  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN04 |	/* Pin 124, SSP1_DATA2 */
    425  1.2  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN05 |	/* Pin 125, SSP1_DATA3 */
    426  1.2  jkunz 	    HW_PINCTRL_MUXSEL4_BANK2_PIN06)	/* Pin 127, SSP1_SCK */
    427  1.1  jkunz 	);
    428  1.1  jkunz 
    429  1.1  jkunz 	return;
    430  1.1  jkunz }
    431  1.1  jkunz 
    432  1.1  jkunz /*
    433  1.1  jkunz  * Configure SSP pins drive strength to "ma".
    434  1.1  jkunz  * Out of reset, all non-EMI pins are configured as 3.3 V.
    435  1.1  jkunz  */
    436  1.2  jkunz static void
    437  1.1  jkunz configure_ssp_drive(int ma)
    438  1.1  jkunz {
    439  1.2  jkunz 	uint32_t reg = REG_RD(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE8);
    440  1.2  jkunz 	reg &= ~(
    441  1.2  jkunz 	    HW_PINCTRL_DRIVE8_BANK2_PIN06_MA |	/* Pin 127, SSP1_SCK */
    442  1.2  jkunz 	    HW_PINCTRL_DRIVE8_BANK2_PIN05_MA |	/* Pin 125, SSP1_DATA3 */
    443  1.2  jkunz 	    HW_PINCTRL_DRIVE8_BANK2_PIN04_MA |	/* Pin 124, SSP1_DATA2 */
    444  1.2  jkunz 	    HW_PINCTRL_DRIVE8_BANK2_PIN03_MA |	/* Pin 123, SSP1_DATA1 */
    445  1.2  jkunz 	    HW_PINCTRL_DRIVE8_BANK2_PIN02_MA |	/* Pin 122, SSP1_DATA0 */
    446  1.2  jkunz 	    HW_PINCTRL_DRIVE8_BANK2_PIN00_MA	/* Pin 121, SSP1_CMD */
    447  1.1  jkunz 	);
    448  1.1  jkunz 
    449  1.2  jkunz 	reg |= __SHIFTIN(ma, HW_PINCTRL_DRIVE8_BANK2_PIN06_MA) |
    450  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE8_BANK2_PIN05_MA) |
    451  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE8_BANK2_PIN04_MA) |
    452  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE8_BANK2_PIN03_MA) |
    453  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE8_BANK2_PIN02_MA) |
    454  1.1  jkunz 	    __SHIFTIN(ma, HW_PINCTRL_DRIVE8_BANK2_PIN00_MA
    455  1.1  jkunz 	);
    456  1.1  jkunz 
    457  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_DRIVE8, reg);
    458  1.2  jkunz 
    459  1.1  jkunz 	return;
    460  1.1  jkunz }
    461  1.1  jkunz 
    462  1.1  jkunz /*
    463  1.1  jkunz  * Configure SSP pull ups.
    464  1.1  jkunz  */
    465  1.2  jkunz static void
    466  1.1  jkunz configure_ssp_pullups(void)
    467  1.1  jkunz {
    468  1.1  jkunz 	/* Disable pull ups for SSP and let HW take care of them. */
    469  1.2  jkunz //	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_PULL2_CLR, (
    470  1.2  jkunz //	    HW_PINCTRL_PULL2_BANK2_PIN05 |	/* Pin 125, SSP1_DATA3 */
    471  1.2  jkunz //	    HW_PINCTRL_PULL2_BANK2_PIN04 |	/* Pin 124, SSP1_DATA2 */
    472  1.2  jkunz //	    HW_PINCTRL_PULL2_BANK2_PIN03 |	/* Pin 123, SSP1_DATA1 */
    473  1.2  jkunz //	    HW_PINCTRL_PULL2_BANK2_PIN02 |	/* Pin 122, SSP1_DATA0 */
    474  1.2  jkunz //	    HW_PINCTRL_PULL2_BANK2_PIN00	/* Pin 121, SSP1_CMD */
    475  1.1  jkunz //	));
    476  1.1  jkunz 
    477  1.2  jkunz 	REG_WR(HW_PINCTRL_BASE + HW_PINCTRL_PULL2_SET, (
    478  1.2  jkunz 	    HW_PINCTRL_PULL2_BANK2_PIN05 |	/* Pin 125, SSP1_DATA3 */
    479  1.2  jkunz 	    HW_PINCTRL_PULL2_BANK2_PIN04 |	/* Pin 124, SSP1_DATA2 */
    480  1.2  jkunz 	    HW_PINCTRL_PULL2_BANK2_PIN03 |	/* Pin 123, SSP1_DATA1 */
    481  1.2  jkunz 	    HW_PINCTRL_PULL2_BANK2_PIN02 |	/* Pin 122, SSP1_DATA0 */
    482  1.2  jkunz 	    HW_PINCTRL_PULL2_BANK2_PIN00	/* Pin 121, SSP1_CMD */
    483  1.1  jkunz 	));
    484  1.1  jkunz 
    485  1.1  jkunz 	return;
    486  1.1  jkunz }
    487