pinctrl_prep.c revision 1.4 1 1.4 matt /* $Id: pinctrl_prep.c,v 1.4 2013/10/07 17:36:40 matt Exp $ */
2 1.1 jkunz
3 1.1 jkunz /*
4 1.1 jkunz * Copyright (c) 2012 The NetBSD Foundation, Inc.
5 1.1 jkunz * All rights reserved.
6 1.1 jkunz *
7 1.1 jkunz * This code is derived from software contributed to The NetBSD Foundation
8 1.1 jkunz * by Petri Laakso.
9 1.1 jkunz *
10 1.1 jkunz * Redistribution and use in source and binary forms, with or without
11 1.1 jkunz * modification, are permitted provided that the following conditions
12 1.1 jkunz * are met:
13 1.1 jkunz * 1. Redistributions of source code must retain the above copyright
14 1.1 jkunz * notice, this list of conditions and the following disclaimer.
15 1.1 jkunz * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jkunz * notice, this list of conditions and the following disclaimer in the
17 1.1 jkunz * documentation and/or other materials provided with the distribution.
18 1.1 jkunz *
19 1.1 jkunz * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 jkunz * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 jkunz * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 jkunz * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 jkunz * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 jkunz * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 jkunz * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 jkunz * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 jkunz * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 jkunz * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 jkunz * POSSIBILITY OF SUCH DAMAGE.
30 1.1 jkunz */
31 1.1 jkunz
32 1.1 jkunz #include <sys/param.h>
33 1.1 jkunz #include <sys/cdefs.h>
34 1.1 jkunz #include <sys/types.h>
35 1.1 jkunz
36 1.1 jkunz #include <arm/imx/imx23_pinctrlreg.h>
37 1.1 jkunz
38 1.1 jkunz #include <lib/libsa/stand.h>
39 1.1 jkunz
40 1.1 jkunz #include "common.h"
41 1.1 jkunz
42 1.4 matt #define CTRL (HW_PINCTRL_BASE + HW_PINCTRL_CTRL)
43 1.4 matt #define CTRL_S (HW_PINCTRL_BASE + HW_PINCTRL_CTRL_SET)
44 1.4 matt #define CTRL_C (HW_PINCTRL_BASE + HW_PINCTRL_CTRL_CLR)
45 1.4 matt #define CTRL_MUX0 (HW_PINCTRL_BASE + HW_PINCTRL_MUXSEL0)
46 1.4 matt #define CTRL_MUX0_S (HW_PINCTRL_BASE + HW_PINCTRL_MUXSEL0_SET)
47 1.4 matt #define CTRL_MUX0_C (HW_PINCTRL_BASE + HW_PINCTRL_MUXSEL0_CLR)
48 1.4 matt #define CTRL_MUX1 (CTRL_MUX0 + 0x10)
49 1.4 matt #define CTRL_MUX1_S (CTRL_MUX0_S + 0x10)
50 1.4 matt #define CTRL_MUX1_C (CTRL_MUX0_C + 0x10)
51 1.4 matt #define CTRL_MUX2 (CTRL_MUX0 + 0x20)
52 1.4 matt #define CTRL_MUX2_S (CTRL_MUX0_S + 0x20)
53 1.4 matt #define CTRL_MUX2_C (CTRL_MUX0_C + 0x20)
54 1.4 matt #define CTRL_MUX3 (CTRL_MUX0 + 0x30)
55 1.4 matt #define CTRL_MUX3_S (CTRL_MUX0_S + 0x30)
56 1.4 matt #define CTRL_MUX3_C (CTRL_MUX0_C + 0x30)
57 1.4 matt #define CTRL_MUX4 (CTRL_MUX0 + 0x40)
58 1.4 matt #define CTRL_MUX4_S (CTRL_MUX0_S + 0x40)
59 1.4 matt #define CTRL_MUX4_C (CTRL_MUX0_C + 0x40)
60 1.4 matt #define CTRL_MUX5 (CTRL_MUX0 + 0x50)
61 1.4 matt #define CTRL_MUX5_S (CTRL_MUX0_S + 0x50)
62 1.4 matt #define CTRL_MUX5_C (CTRL_MUX0_C + 0x50)
63 1.4 matt #define CTRL_MUX6 (CTRL_MUX0 + 0x60)
64 1.4 matt #define CTRL_MUX6_S (CTRL_MUX0_S + 0x60)
65 1.4 matt #define CTRL_MUX6_C (CTRL_MUX0_C + 0x60)
66 1.4 matt #define CTRL_MUX7 (CTRL_MUX0 + 0x70)
67 1.4 matt #define CTRL_MUX7_S (CTRL_MUX0_S + 0x70)
68 1.4 matt #define CTRL_MUX7_C (CTRL_MUX0_C + 0x70)
69 1.4 matt
70 1.4 matt #define CTRL_DRV0 (HW_PINCTRL_BASE + HW_PINCTRL_DRIVE0)
71 1.4 matt #define CTRL_DRV0_S (HW_PINCTRL_BASE + HW_PINCTRL_DRIVE0_SET)
72 1.4 matt #define CTRL_DRV0_C (HW_PINCTRL_BASE + HW_PINCTRL_DRIVE0_CLR)
73 1.4 matt #define CTRL_DRV8 (CTRL_DRV0 + 0x80)
74 1.4 matt #define CTRL_DRV8_S (CTRL_DRV0_S + 0x80)
75 1.4 matt #define CTRL_DRV8_C (CTRL_DRV0_C + 0x80)
76 1.4 matt #define CTRL_DRV9 (CTRL_DRV0 + 0x90)
77 1.4 matt #define CTRL_DRV9_S (CTRL_DRV0_S + 0x90)
78 1.4 matt #define CTRL_DRV9_C (CTRL_DRV0_C + 0x90)
79 1.4 matt #define CTRL_DRV10 (CTRL_DRV0 + 0xa0)
80 1.4 matt #define CTRL_DRV10_S (CTRL_DRV0_S + 0xa0)
81 1.4 matt #define CTRL_DRV10_C (CTRL_DRV0_C + 0xa0)
82 1.4 matt #define CTRL_DRV11 (CTRL_DRV0 + 0xb0)
83 1.4 matt #define CTRL_DRV11_S (CTRL_DRV0_S + 0xb0)
84 1.4 matt #define CTRL_DRV11_C (CTRL_DRV0_C + 0xb0)
85 1.4 matt #define CTRL_DRV12 (CTRL_DRV0 + 0xc0)
86 1.4 matt #define CTRL_DRV12_S (CTRL_DRV0_S + 0xc0)
87 1.4 matt #define CTRL_DRV12_C (CTRL_DRV0_C + 0xc0)
88 1.4 matt #define CTRL_DRV13 (CTRL_DRV0 + 0xd0)
89 1.4 matt #define CTRL_DRV13_S (CTRL_DRV0_S + 0xd0)
90 1.4 matt #define CTRL_DRV13_C (CTRL_DRV0_C + 0xd0)
91 1.4 matt #define CTRL_DRV14 (CTRL_DRV0 + 0xe0)
92 1.4 matt #define CTRL_DRV14_S (CTRL_DRV0_S + 0xe0)
93 1.4 matt #define CTRL_DRV14_C (CTRL_DRV0_C + 0xe0)
94 1.4 matt
95 1.4 matt #define CTRL_PULL0 (HW_PINCTRL_BASE + HW_PINCTRL_PULL0)
96 1.4 matt #define CTRL_PULL1 (CTRL_PULL0 + 0x10)
97 1.4 matt #define CTRL_PULL2 (CTRL_PULL0 + 0x20)
98 1.4 matt #define CTRL_PULL3 (CTRL_PULL0 + 0x30)
99 1.1 jkunz
100 1.1 jkunz /*
101 1.4 matt * Configure initial pin settings.
102 1.1 jkunz */
103 1.1 jkunz int
104 1.1 jkunz pinctrl_prep(void)
105 1.1 jkunz {
106 1.1 jkunz
107 1.4 matt REG_WR(CTRL_C, (HW_PINCTRL_CTRL_SFTRST | HW_PINCTRL_CTRL_CLKGATE));
108 1.4 matt delay(10000);
109 1.1 jkunz
110 1.4 matt /*
111 1.4 matt * EMI MUX.
112 1.4 matt */
113 1.4 matt REG_WR(CTRL_MUX4_C, 0xfffc0000); /* A00:06 */
114 1.4 matt REG_WR(CTRL_MUX5_C, 0xfc3fffff); /* A07:12, BA0:1, CASN, CE0N,
115 1.4 matt * CE1N, CKE, RASN, WEN */
116 1.4 matt REG_WR(CTRL_MUX6_C, 0xffffffff); /* D00:15 */
117 1.4 matt REG_WR(CTRL_MUX7_C, 0xfff); /* DQM0:1, DQS0:1, CLK, CLKN */
118 1.4 matt
119 1.4 matt /*
120 1.4 matt * EMI pin drive strength and voltage to 12mA @ 2.5V.
121 1.4 matt */
122 1.4 matt REG_WR(CTRL_DRV9, 0x22222220); /* A00:06 */
123 1.4 matt REG_WR(CTRL_DRV10, 0x22222222); /* A07:A12, BA0:1 */
124 1.4 matt REG_WR(CTRL_DRV11, 0x22200222); /* CASN, CE0N, CE1N, CKE, RASN, WEN */
125 1.4 matt REG_WR(CTRL_DRV12, 0x22222222); /* D00:07 */
126 1.4 matt REG_WR(CTRL_DRV13, 0x22222222); /* D08:15 */
127 1.4 matt REG_WR(CTRL_DRV14, 0x222222); /* DQM0:1, DQS0:1, CLK, CLKN */
128 1.4 matt
129 1.4 matt /*
130 1.4 matt * Disable EMI pad keepers.
131 1.4 matt */
132 1.4 matt REG_WR(CTRL_PULL3, 0x3ffff); /* D00:D15, DQM0:1 */
133 1.4 matt
134 1.4 matt /*
135 1.4 matt * SSP MUX.
136 1.4 matt */
137 1.4 matt REG_WR(CTRL_MUX4_C, 0x3ff3); /* CMD, DATA0:3, SCK */
138 1.4 matt REG_WR(CTRL_MUX4_S, 0xc); /* SSP1_DETECT as GPIO */
139 1.4 matt
140 1.4 matt /*
141 1.4 matt * SSP pin drive strength.
142 1.4 matt */
143 1.4 matt REG_WR(CTRL_DRV8, 0x01111101); /* CMD, DATA0:3, SCK to 8mA
144 1.4 matt * SSP1_DETECT to 4mA */
145 1.4 matt /*
146 1.4 matt * SSP pull ups.
147 1.4 matt */
148 1.4 matt REG_WR(CTRL_PULL2, 0x3d); /* Pull-up DATA0:3, CMD and
149 1.4 matt * no pull-up SSP1_DETECT */
150 1.4 matt /*
151 1.4 matt * Debug UART MUX.
152 1.4 matt */
153 1.4 matt REG_WR(CTRL_MUX3_C, 0xf00000);
154 1.4 matt REG_WR(CTRL_MUX3_S, 0xa00000);
155 1.3 jkunz
156 1.1 jkunz return 0;
157 1.1 jkunz }
158